Process methods for advanced interconnect patterning
원문보기
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
H01L-023/495
H01L-021/768
H01L-021/033
H01L-021/311
출원번호
US-0174089
(2014-02-06)
등록번호
US-9202749
(2015-12-01)
발명자
/ 주소
Ponoth, Shom
Yang, Chih-Chao
출원인 / 주소
International Business Machines Corporation
대리인 / 주소
Scully, Scott, Murphy & Presser, P.C.
인용정보
피인용 횟수 :
1인용 특허 :
12
초록▼
Methods for achieving advanced patterning of an interconnect dielectric material layer are provided in which the dimension, i.e., width, of an opening that is formed into a metallic hard mask layer is shrunk prior to extending the opening into the interconnect dielectric material layer. The shrinkin
Methods for achieving advanced patterning of an interconnect dielectric material layer are provided in which the dimension, i.e., width, of an opening that is formed into a metallic hard mask layer is shrunk prior to extending the opening into the interconnect dielectric material layer. The shrinking of the dimension of the opening that is formed into the metallic hard mask layer can be achieved in the present application by forming at least a metallic hard mask spacer portion on a sidewall surface of each patterned metallic hard mask layer. The aforementioned basic principle can be applied to forming a line opening, a via opening and/or a combined via and line opening within an interconnect dielectric material layer, wherein each of the openings (line, via and/or via and line) has a reduced dimension as compared to that obtainable utilizing conventional lithography.
대표청구항▼
1. A method of forming an interconnect structure comprising: providing a structure including, from bottom to top, an interconnect dielectric material layer, a dielectric hard mask layer, and a metallic hard mask layer;patterning said metallic hard mask layer to provide metallic hard mask portions on
1. A method of forming an interconnect structure comprising: providing a structure including, from bottom to top, an interconnect dielectric material layer, a dielectric hard mask layer, and a metallic hard mask layer;patterning said metallic hard mask layer to provide metallic hard mask portions on said dielectric hard mask layer, wherein adjacent metallic hard mask portions are spaced apart by a first opening having a first width;reducing said first width of said first opening to provide a second opening having a second width, wherein said reducing said first width of said first opening to provide said second opening having said second width comprises forming a metallic hard mask structure comprising at least a metallic hard mask spacer portion on a sidewall surface of each metallic hard mask portion; andextending said second opening having said second width entirely through said dielectric hard mask layer and at least partially through the interconnect dielectric material layer to provide an interconnect dielectric material structure having said second opening with said second width. 2. The method of claim 1, wherein said metallic hard mask structure further comprises forming a metallic hard mask cap portion on a topmost surface of each metallic hard mask portion and in direct contact with said metallic hard mask spacer portion, wherein said metallic hard mask cap portion and said metallic hard mask spacer portion comprise a same metallic hard mask material and are of unitary construction. 3. The method of claim 1, further comprising forming a diffusion barrier liner and a conductive structure in said second opening of said interconnect dielectric material structure. 4. The method of claim 3, wherein said forming said diffusion barrier liner and said conductive structure comprises: depositing a diffusion barrier layer lining at least said second opening of said interconnect dielectric material structure;depositing a conductive material on said diffusion barrier layer; andplanarizing to a topmost surface of said interconnect dielectric material structure. 5. The method of claim 4, wherein said planarizing removes portions of said conductive material, portions of said diffusion barrier layer, said metallic hard mask portions and said dielectric hard mask layer from said topmost surface of said interconnect dielectric material structure. 6. The method of claim 1, wherein said second opening is a line opening, and said second width is from 5 nm to 30 nm. 7. A method of forming an interconnect structure comprising: providing a structure including, from bottom to top, an interconnect dielectric material layer, a dielectric hard mask layer, and a metallic hard mask layer;patterning said metallic hard mask layer to provide metallic hard mask portions on said dielectric hard mask layer, wherein adjacent metallic hard mask portions are spaced apart by a first opening having a first width;forming a block mask on a topmost surface of each metallic hard mask portion but not covering said first opening;reducing said first width of said first opening to provide a second opening having a second width, wherein said reducing said first width of said first opening to provide said second opening having said second width comprises forming a metallic hard mask structure comprising at least a metallic hard mask spacer portion on a sidewall surface of each metallic hard mask portion; andextending said second opening having said second width entirely through said dielectric hard mask layer and at least partially through the interconnect dielectric material layer to provide an interconnect dielectric material structure having said second opening with said second width. 8. The method of claim 7 further comprising removing said block mask and then forming a diffusion barrier liner and a conductive structure in said second opening of said interconnect dielectric material structure. 9. The method of claim 8, wherein said forming said diffusion barrier liner and said conductive structure comprises: depositing a diffusion barrier layer lining at least said second opening of said interconnect dielectric material structure;depositing a conductive material on said diffusion barrier layer; andplanarizing to a topmost surface of said interconnect dielectric material structure. 10. The method of claim 8, wherein said planarizing removes portions of said conductive material, portions of said diffusion barrier layer, said metallic hard mask portions and said dielectric hard mask layer from said topmost surface of said interconnect dielectric material structure. 11. The method of claim 7, wherein said second opening is a via opening, and said second width is from 5 nm to 30 nm. 12. A method of forming an interconnect structure comprising: providing a structure including, from bottom to top, an interconnect dielectric material layer, a dielectric hard mask layer, and a metallic hard mask layer;patterning said metallic hard mask layer to provide metallic hard mask portions on said dielectric hard mask layer, wherein adjacent metallic hard mask portions are spaced apart by a line opening having a first width;forming a block mask on a topmost surface of each metallic hard mask portion but not covering said line opening;reducing said first width of said line opening to provide a via opening having a second width by forming a metallic hard mask spacer portion on a sidewall surface of each metallic hard mask portion;extending said via opening having said second width entirely through said dielectric hard mask layer and at least partially through the interconnect dielectric material layer to provide an interconnect dielectric material structure having said via opening with said second width;removing the metallic hard mask spacer portion from said sidewall surface of each metallic hard mask portion to restore said line opening having said first width between said adjacent metallic hard mask portions; andextending said line opening having said first width entirely through said dielectric hard mask layer and partially through the interconnect dielectric material structure, wherein said line opening having the first width is located in an upper portion of said interconnect dielectric material structure and said via opening of the second width is located in a lower portion of the interconnect dielectric material structure. 13. The method of claim 12, wherein said metallic hard mask spacer portion comprises a metallic hard mask material having a different etch rate than said metallic hard mask layer. 14. The method of claim 13, wherein said removing the metallic hard mask spacer portion from said sidewall surface of each metallic hard mask portion comprises a selective etching process. 15. The method of claim 12 further comprising removing said block mask and then forming a diffusion barrier liner and a conductive structure in said via opening and said line opening of said interconnect dielectric material structure. 16. The method of claim 15, wherein said forming said diffusion barrier liner and said conductive structure comprises: depositing a diffusion barrier layer lining at said via opening and said line opening of said interconnect dielectric material structure;depositing a conductive material on said diffusion barrier layer; andplanarizing to a topmost surface of said interconnect dielectric material structure. 17. The method of claim 16, wherein said planarizing removes portions of said conductive material, portions of said diffusion barrier layer, said metallic hard mask portions and said dielectric hard mask layer from said topmost surface of said interconnect dielectric material structure.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (12)
Ponoth, Shom; Horak, David V.; Koburger, III, Charles W.; Yang, Chih-Chao, Borderless interconnect line structure self-aligned to upper and lower level contact vias.
Srivastava, Ravi Prakash; Huang, Elbert, Methods and structures to enable self-aligned via etch for Cu damascene structure using trench first metal hard mask (TFMHM) scheme.
Ramkumar Subramanian ; Bhanwar Singh ; Marina V. Plat ; Christopher F. Lyons ; Scott A. Bell, RELACS process to double the frequency or pitch of small feature formation.
Chao-Kun Hu ; Robert Rosenberg ; Judith Marie Rubino ; Carlos Juan Sambucetti ; Anthony Kendall Stamper, Reduced electromigration and stressed induced migration of Cu wires by surface coating.
Joshi Rajiv V. (Yorktown Heights NY) Cuomo Jerome J. (Lincolndale NY) Dalal Hormazdyar M. (Milton NY) Hsu Louis L. (Fishkill NY), Refractory metal capped low resistivity metal conductor lines and vias.
Joshi Rajiv V. ; Cuomo Jerome J. ; Dalal Hormazdyar M. ; Hsu Louis L., Refractory metal capped low resistivity metal conductor lines and vias formed using PVD and CVD.
Dubin Valery M. (Cupertino CA) Schacham-Diamand Yosi (Ithaca NY) Zhao Bin (Irvine CA) Vasudev Prahalad K. (Austin TX) Ting Chiu H. (Saratoga CA), Use of cobalt tungsten phosphide as a barrier material for copper metallization.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.