Techniques described herein generally relate to digital imaging systems, methods and devices. In some example embodiments, a low light adaptive photoelectric imaging device may include a photoelectric transducer configured to receive and convert incident light into an electric charge that varies in
Techniques described herein generally relate to digital imaging systems, methods and devices. In some example embodiments, a low light adaptive photoelectric imaging device may include a photoelectric transducer configured to receive and convert incident light into an electric charge that varies in response to an intensity of the received incident light. Some example imaging devices may also include circuitry coupled to the photoelectric transducer and configured to electrically float a potential at one or more terminals of the photoelectric transducer effective to cause the photoelectric transducer to amplify the electric charge according to a gain function that non-linearly varies relative to the intensity of the received incident light.
대표청구항▼
1. A low light adaptive photoelectric imager comprising: a phototransistor including an intrinsic gate, an extrinsic gate, and a drain,wherein the phototransistor is configured to receive incident light at least at the extrinsic gate and to convert the received incident light into an electric charge
1. A low light adaptive photoelectric imager comprising: a phototransistor including an intrinsic gate, an extrinsic gate, and a drain,wherein the phototransistor is configured to receive incident light at least at the extrinsic gate and to convert the received incident light into an electric charge that varies responsive to an intensity of the received incident light,wherein the extrinsic gate and the drain are extrinsically doped such that a depletion capacitance between the intrinsic gate and the drain differs from a depletion capacitance between the intrinsic gate and the extrinsic gate effective to form an electric potential barrier in the phototransistor,the electric potential barrier effective to cause a gain of the phototransistor to non-linearly vary responsive to the intensity of the received incident light. 2. The low light adaptive photoelectric imager of claim 1, wherein the depletion capacitance between the intrinsic gate and the drain is greater than the depletion capacitance between the intrinsic gate and the extrinsic gate. 3. The low light adaptive photoelectric imager of claim 1, further comprising: a semiconductor substrate;an extrinsic well formed on the semiconductor substrate;an intrinsic region formed in the extrinsic well;a source located within the intrinsic region and doped as a first polarity type of semiconductor material;wherein the drain is located within the intrinsic region and doped as the first polarity type of semiconductor material;wherein the extrinsic gate includes at least a section of a light-sensitive portion, and wherein at least the section of the light-sensitive portion included in the extrinsic gate is doped as a second polarity type of semiconductor material,wherein the light-sensitive portion also includes at least part of the intrinsic region, and extends between the source and drain;wherein the drain and at least the section of the light-sensitive portion included in the extrinsic gate are doped to facilitate formation of a depletion region between the intrinsic region and the drain and between the intrinsic region and at least the section of the light-sensitive portion included in the extrinsic gate, and wherein a depletion capacitance in the depletion region between the intrinsic region and the drain differs from a depletion capacitance in the depletion region between the intrinsic region and at least the section of the light-sensitive portion included in the extrinsic gate such that the electric potential barrier is formed during operation of the imager. 4. The low light adaptive photoelectric imager of claim 3, wherein the drain also includes another section of the light-sensitive portion. 5. The low light adaptive photoelectric imager of claim 4, further comprising: a first dark current reduction region formed on a surface of at least the section of the light-sensitive portion; included in the extrinsic gate, and wherein the first dark current reduction region is doped as the first polarity type of semiconductor material; anda second dark current reduction region formed on a surface of at least the another section of the light-sensitive portion included in the drain, and wherein the second dark current reduction region is doped as the second polarity type of semiconductor material. 6. The low light adaptive photoelectric imager of claim 3, further comprising: a first switch device coupled to the drain;a second switch device coupled to the extrinsic gate; anda controller configured to selectively operate the first and second switch devices to configure the photoelectric imager in either an amplification mode or an initialization mode, such that: during the initialization mode of the photoelectric imager, the first switch device is configured to couple a first voltage to the drain, and the second switch device is configured to couple a second voltage to the extrinsic gate, andduring the amplification mode of the photoelectric imager, the first switch device is configured to electrically float the drain and the second switch device is configured to electrically float the extrinsic gate. 7. The low light adaptive photoelectric imager of claim 3, wherein the first polarity type of semiconductor material includes n-type or p-type and the second polarity type of semiconductor material includes, respectively, p-type or n-type. 8. The low light adaptive photoelectric imager of claim 3, further comprising a light-mask layer that is configured to pass the incident light to at least the section of the light-sensitive portion included in the extrinsic gate. 9. A method to manufacture a low light adaptive photoelectric imager, the method comprising: forming an extrinsic well in a semiconductor substrate;forming an intrinsic region in the extrinsic well;forming a source by doping a first portion of the intrinsic region as a first polarity type of semiconductor material;forming a drain by doping a second portion of the intrinsic region as the first polarity type of semiconductor material;forming a light-sensitive gate by doping a third portion of the intrinsic region as a second polarity type of semiconductor material, at least a portion of the light-sensitive gate being located between the source and the drain;wherein the drain and light-sensitive gate are doped to facilitate formation of a depletion capacitance between the intrinsic region and the drain that differs from a depletion capacitance between the intrinsic region and the light-sensitive gate such that an electric potential barrier is formed during operation of the imager,the electric potential barrier being effective to cause a gain of the photoelectric imager to non-linearly vary responsive to an incident light intensity. 10. The method of claim 9, further comprising: forming a first dark current reduction region on a surface of the light-sensitive gate by doping at least a portion of a surface of the light-sensitive gate as the first polarity type of semiconductor material; andforming a second dark current reduction region on a surface of the light-sensitive portion of the drain by doping at least a portion of a surface of the light-sensitive portion of the drain as the second polarity type of semiconductor material. 11. The method of claim 9, further comprising: forming a first switch device coupled to the drain; andforming a second switch device coupled to the light-sensitive gate,wherein forming the first switch device includes: forming a first extrinsic region by doping a fourth portion of the intrinsic region as the first polarity type of semiconductor material; andforming a first gate electrode coupled between the first extrinsic region and the drain; andwherein forming the second switch device includes: forming a second extrinsic region by doping a fifth portion of the intrinsic region as the second polarity type of semiconductor material; andforming a second gate electrode coupled between the second extrinsic region and the light-sensitive gate. 12. The method of claim 9, wherein the first polarity type of semiconductor material includes n-type or p-type and the second polarity type of semiconductor material includes, respectively, p-type or n-type. 13. The method of claim 9, wherein the source is more heavily doped than the drain and light-sensitive gate and the drain is more heavily doped than the light-sensitive gate. 14. The method of claim 9, further comprising: forming a light-mask layer that is configured to pass incident light to at least a portion of the light-sensitive gate and/or to at least a portion of the drain. 15. An apparatus, comprising: a phototransistor that includes an intrinsic gate, an extrinsic gate, a source, and a drain, and configured to receive incident light and convert the incident light into an electric charge that varies responsive to an intensity of the incident light based on a non-linear gain of the phototransistor,wherein a depletion capacitance between the intrinsic gate of the phototransistor and the drain of the phototransistor differs from a depletion capacitance between the intrinsic gate and the extrinsic gate of the phototransistor, and wherein an electric potential barrier between the source and the drain is formed due to a difference between the depletion capacitance between the intrinsic gate and the drain and the depletion capacitance between the intrinsic gate and the extrinsic gate. 16. The apparatus of claim 15, wherein the phototransistor is configured to receive the incident light on a light-sensitive portion, wherein the light-sensitive portion at least includes sections of the intrinsic gate, the extrinsic gate, the drain, and combinations thereof. 17. The apparatus of claim 15, wherein the phototransistor further includes a light mask configured to restrict the incident light to at least a portion of the extrinsic gate. 18. The apparatus of claim 15, further comprising: an extrinsic well formed in a semiconductor substrate; andan intrinsic region formed in the extrinsic well;wherein the source is formed within the intrinsic region and doped as a first polarity type of semiconductor material,wherein the drain is formed within the intrinsic region and doped as the first polarity type of semiconductor material;wherein the extrinsic gate is formed within the intrinsic region and doped as a second polarity type of semiconductor material, and wherein the extrinsic gate comprises two extrinsic gate areas,wherein the intrinsic gate is formed in the intrinsic region between the source, the drain, and the two extrinsic gate areas, andwherein the electric potential barrier is formed due to relative relations between the source, the drain, and the two extrinsic gate areas and due to their respective doping polarity types. 19. The apparatus of claim 15, further comprising: a first dark current reduction region formed on a surface of the extrinsic gate, wherein the first dark current reduction region is configured to reduce noise generated current; anda second dark current reduction region formed on a surface of the drain, wherein the second dark current reduction region is configured to reduce the noise generated current. 20. The apparatus of claim 15, wherein the depletion capacitance between the intrinsic gate and the drain is greater than the depletion capacitance between the intrinsic gate and the extrinsic gate such that the electric potential barrier is formed during operation of the phototransistor.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (6)
Munroe Scott C. (Carlisle MA), Floating-gate charge-balance CCD.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.