Wafer-level flip chip device packages and related methods
원문보기
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
H01L-023/34
H01L-033/62
H01L-021/78
H01L-033/50
H01L-023/00
H01L-023/544
H01L-021/683
H01L-033/00
출원번호
US-0784419
(2013-03-04)
등록번호
US-9231178
(2016-01-05)
발명자
/ 주소
Tischler, Michael A.
출원인 / 주소
Cooledge Lighting, Inc.
대리인 / 주소
Morgan, Lewis & Bockius LLP
인용정보
피인용 횟수 :
1인용 특허 :
101
초록
In accordance with certain embodiments, semiconductor dies are at least partially coated with a conductive adhesive prior to singulation and subsequently bonded to a substrate having electrical traces thereon.
대표청구항▼
1. A method of fabricating an electronic device, the method comprising: providing a wafer comprising a plurality of semiconductor layers;forming a plurality of electrical contacts on a surface of the wafer, each electrical contact being in direct contact with at least one of the semiconductor layers
1. A method of fabricating an electronic device, the method comprising: providing a wafer comprising a plurality of semiconductor layers;forming a plurality of electrical contacts on a surface of the wafer, each electrical contact being in direct contact with at least one of the semiconductor layers thereunder, thereby defining a plurality of unsingulated chips each comprising a plurality of the electrical contacts;thereafter, and without formation of a metallic or conductive layer on the electrical contacts therebetween, applying an anisotropic conductive adhesive (ACA) onto the surface of the wafer and in direct contact with each of the electrical contacts, thereby forming a composite wafer comprising (a) a semiconductor substrate (a) comprising one or more semiconductor materials and (b) processed into a plurality of at least partially unsingulated chips, each chip comprising (i) a plurality of exposed electrical contacts, (ii) a non-contact region disposed between the electrical contacts, a top surface of each of the electrical contacts being substantially coplanar with or recessed below a surface of the non-contact region disposed around the electrical contact, and (iii) a portion of the semiconductor substrate, wherein the semiconductor substrate comprises a back surface opposite the plurality of electrical contacts, and (b) an ACA on the semiconductor substrate, the ACA being in direct contact with the electrical contacts and the non-contact region of each chip, wherein (i) each at least partially unsingulated chip is disposed between at least a portion of the ACA and the back surface of the substrate, (ii) none of the electrical contacts comprises a solder bump or a non-solder bump, and (iii) no solder bumps or non-solder bumps are disposed between the electrical contacts and the ACA;thereafter, singulating the composite wafer into individual chips, each chip comprising first and second electrical contacts with the ACA thereover;providing a substrate having first and second conductive traces on a first surface thereof in a bonding region, the first and second conductive traces being separated by a gap therebetween;positioning first and second electrical contacts of one of the chips over the first and second conductive traces, a portion of the ACA being disposed between the electrical contacts and the traces; andbonding the first and second electrical contacts of the chip to the first and second traces, respectively, thereby establishing electrical connection between at least one of (i) the first electrical contact and the first trace or (ii) the second electrical contact and the second trace, but without electrically bridging the traces together or electrically bridging the electrical contacts together. 2. The method of claim 1, wherein the ACA comprises an anisotropic conductive film. 3. The method of claim 2, wherein applying the ACA onto the surface of the wafer comprises laminating the anisotropic conductive film to the wafer. 4. The method of claim 1, wherein, for each unsingulated chip, the top surface of each of the plurality of electrical contacts is absolutely coplanar with or recessed below the surface of the chip surrounding the electrical contact. 5. The method of claim 1, wherein, for each unsingulated chip, the top surface of each of the plurality of electrical contacts is recessed below the surface of the chip surrounding the electrical contact by more than 3 μm. 6. The method of claim 1, wherein forming the plurality of electrical contacts over the surface of the wafer comprises only a single deposition step. 7. A composite wafer comprising: a semiconductor substrate (a) comprising one or more semiconductor materials and (b) processed into a plurality of at least partially unsingulated chips, each chip comprising (i) a plurality of exposed electrical contacts, (ii) a non-contact region disposed between the electrical contacts, a top surface of each of the electrical contacts being substantially coplanar with or recessed below a surface of the non-contact region disposed around the electrical contact, and (iii) a portion of the semiconductor substrate, wherein the semiconductor substrate comprises a back surface opposite the plurality of electrical contacts; andan anisotropic conductive adhesive (ACA) on the semiconductor substrate, the ACA being in direct contact with the electrical contacts and the non-contact region of each chip,wherein (i) each at least partially unsingulated chip is disposed between at least a portion of the ACA and the back surface of the substrate, (ii) none of the electrical contacts comprises a solder bump or a non-solder bump, and (iii) no solder bumps or non-solder bumps are disposed between the electrical contacts and the ACA. 8. The wafer of claim 7, further comprising a plurality of trenches extending through only a portion of a thickness of the substrate and partially singulating the chips. 9. The wafer of claim 8, wherein a portion of the ACA is disposed over each of the trenches. 10. The wafer of claim 8, wherein the ACA comprises discrete portions separated approximately along the trenches. 11. The wafer of claim 7, wherein the ACA comprises an anisotropic conductive film. 12. The wafer of claim 7, wherein each chip comprises a light-emitting diode (LED) die. 13. The wafer of claim 12, wherein each LED die comprises an inorganic LED die. 14. The wafer of claim 13, wherein at least a portion of each LED die comprises a semiconductor material comprising at least one of silicon, GaAs, InAs, AlAs, InP, GaP, AlP, InSb, GaSb, AlSb, GaN, InN, AIN, SiC, ZnO, or an alloy or mixture thereof. 15. The wafer of claim 7, wherein each chip comprises a laser. 16. The wafer of claim 7, wherein a thickness of the ACA across the semiconductor substrate is substantially uniform. 17. The wafer of claim 7, wherein, for each at least partially unsingulated chip, the top surface of each of the plurality of electrical contacts is absolutely coplanar with or recessed below the surface of the chip surrounding the electrical contact. 18. The wafer of claim 7, wherein, for each at least partially unsingulated chip, the top surface of each of the plurality of electrical contacts is recessed below the surface of the chip surrounding the electrical contact by more than 3 μm. 19. The wafer of claim 7, wherein, for each at least partially unsingulated chip, each of the plurality of electrical contacts is in direct physical contact with (i) a semiconductor portion of the chip thereunder and (ii) the ACA. 20. The wafer of claim 7, wherein, for each chip, the top surface of at least one of the plurality of electrical contacts extends above, by 3 μm or less, the surface of the non-contact region disposed therearound. 21. The wafer of claim 7, wherein, for each chip, each of the plurality of electrical contacts comprises a metal silicide or metal nitride compound. 22. The wafer of claim 7, wherein, for each chip, each of the plurality of electrical contacts comprises a metal layer and a second layer comprising a metal silicide or metal nitride compound. 23. The wafer of claim 7, wherein, for each chip, each of the plurality of electrical contacts comprises at least one of Al, Cr, Ti, Au, Ni, Ag, or Mo. 24. The wafer of claim 7, wherein two of the electrical contacts of at least one of the chips are non-coplanar with respect to each other. 25. The wafer of claim 7, wherein the ACA is at least partially transparent. 26. The wafer of claim 7, further comprising a protective layer disposed over at least a portion of the ACA. 27. The wafer of claim 7, further comprising a wavelength-conversion material disposed over the chips.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (101)
Ray, William Johnstone; Lowenthal, Mark David, Addressable or static light emitting or electronic apparatus.
Basin, Grigoriy; Martin, Paul S.; West, Robert Scott; Morita, Yasumasa; Heemstra, Tewe, Blue LED with phosphor layer for producing white light and different phosphor in outer lens for reducing color temperature.
Haines, Joshua Paul; Belafonte, Stephen Frazer; Willis, Charles Henry Hurst; Rixham, Nicholas Andrew, Illumination apparatus utilizing light emitting diodes.
Henson,Gordon D.; DeBaun,Barbara A.; Meis,Michael A.; Schultz,John C.; Simbal,John J.; Davis,Ronald D., Illumination system using a plurality of light sources.
Basin, Grigoriy; Haque, Ashim Shatil; Chen, Ching-hui; West, Robert Scott; Martin, Paul, LED with particles in encapsulant for increased light extraction and non-yellow off-state color.
Mueller, Gerd O.; Mueller-Mach, Regina; Basin, Grigoriy; West, Robert Scott; Martin, Paul S.; Lim, Tze-Sen; Eberle, Stefan, LED with phosphor tile and overmolded phosphor in lens.
Regina B. Mueller-Mach ; Gerd O. Mueller ; George M. Craford, Light emitting diode (LED) device that produces white light by performing phosphor conversion on all of the primary radiation emitted by the light emitting structure of the LED device.
Kim, Gun-Woo; Park, Jae-Byung; Cho, Don-Chan; Park, Hae-Il; Byun, Jin-Seob; Shin, Jung-Han; Yoon, Seon-Tae; Hong, Sung-Jin, Light emitting diode, backlight assembly having the same and method thereof.
Kang, Eun-Jeong; Kang, Seok-Won; Lee, Young-Keun; Shin, Ho-Sik, Light source module, method of fabricating the same, and display device having the light source module.
Smith Elmer L. (Scottsdale AZ) McLarty Gerold E. (Phoenix AZ) Smith Geraldine L. (Scottsdale AZ), Light-emitting diode assemblies and systems therefore.
Durand David (Providence RI) Wong Chon M. (Lincoln RI) Iannetta ; Jr. Roger A. (Warwick RI), Method for connecting a die to electrically conductive traces on a flexible lead-frame.
Horton Raymond Robert ; Lanzetta Alphonso Philip ; Milewski Joseph Maryan ; Mok Lawrence S. ; Montoye Robert Kevin ; Shaukatulla Hussain, Method of fabricating an electronic package with interconnected chips.
Fujisawa, Atsushi; Konno, Takafumi; Ohsaka, Shingo; Haruta, Ryo; Ichitani, Masahiro, Method of manufacturing a resin encapsulated semiconductor device to provide a vent hole in a base substrate.
Basin,Grigoriy; West,Robert Scott; Martin,Paul S.; Harbers,Gerard; Smits,Willem H.; Hendriks,Robert F. M.; Konijn,Frans H., Overmolded lens over LED die.
Sun, Joseph; Cheng, Kuang-Chih; Chen, Ming-Chieh; Lee, Kevin; Pan, Jui-Hsiang, Package of a semiconductor device with a flexible wiring substrate and method for the same.
Kashiwagi, Tsutomu; Shiobara, Toshio, Phosphor-containing adhesive silicone composition, composition sheet formed of the composition, and method of producing light emitting device using the sheet.
Collins, III, William David; Krames, Michael R.; Verhoeckx, Godefridus Johannes; van Leth, Nicolaas Joseph Martin, Phosphor-converted light emitting device.
Durocher, Kevin Matthew; Balch, Ernest Wayne; Krishnamurthy, Vikram B.; Saia, Richard Joseph; Cole, Herbert Stanley; Kolc, Ronald Frank, Plastic packaging of LED arrays.
Durocher, Kevin Matthew; Balch, Ernest Wayne; Krishnamurthy, Vikram B.; Saia, Richard Joseph; Cole, Herbert Stanley; Kolc, Ronald Frank, Plastic packaging of LED arrays.
Collins, III, William David; Krames, Michael R.; Verhoeckx, Godefridus Johannes; Martin van Leth, Nicolaas Joseph, Using electrophoresis to produce a conformally coated phosphor-converted light emitting semiconductor.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.