Strain relaxation using metal materials and related structures
원문보기
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
H01L-029/20
H01L-021/18
H01L-021/762
H01L-021/24
H01L-021/02
H01L-029/06
출원번호
US-0165471
(2014-01-27)
등록번호
US-9312339
(2016-04-12)
발명자
/ 주소
Werkhoven, Christiaan J.
출원인 / 주소
Soitec
대리인 / 주소
TraskBritt
인용정보
피인용 횟수 :
0인용 특허 :
36
초록▼
Methods of fabricating semiconductor structures include forming a plurality of openings extending through a semiconductor material and at least partially through a metal material and deforming the metal material to relax a remaining portion of the semiconductor material. The metal material may be de
Methods of fabricating semiconductor structures include forming a plurality of openings extending through a semiconductor material and at least partially through a metal material and deforming the metal material to relax a remaining portion of the semiconductor material. The metal material may be deformed by exposing the metal material to a temperature sufficient to alter (i.e., increase) its ductility. The metal material may be formed from one or more of hafnium, zirconium, yttrium, and a metallic glass. Another semiconductor material may be deposited over the remaining portions of the semiconductor material, and a portion of the metal material may be removed from between each of the remaining portions of the semiconductor material. Semiconductor structures may be formed using such methods.
대표청구항▼
1. A semiconductor structure, comprising: a ductile metal formed over a base substrate, wherein the ductile metal comprises at least one of hafnium, zirconium, yttrium, an alloy of one or more such metals, and a metallic glass; andone or more at least substantially relaxed islands of III-V type semi
1. A semiconductor structure, comprising: a ductile metal formed over a base substrate, wherein the ductile metal comprises at least one of hafnium, zirconium, yttrium, an alloy of one or more such metals, and a metallic glass; andone or more at least substantially relaxed islands of III-V type semiconductor material disposed over the ductile metal. 2. The semiconductor structure of claim 1, wherein the ductile metal exhibits a ductility β defined by: β=σ11Tσ11C,wherein σ11T is the yield level for uniaxial tension and σ11C the yield level for uniaxial compression, the ductility β being greater than 0.50. 3. The semiconductor structure of claim 2, wherein the ductility β is at least 0.90. 4. The semiconductor structure of claim 3, wherein the ductility β is at least 0.95. 5. The semiconductor structure of claim 1, wherein the ductile metal exhibits a yield strength of about 400 MPa or less at a temperature of about 1,000° C. or less. 6. The semiconductor structure of claim 5, wherein the yield strength is about 300 MPa or less at a temperature of about 1,000° C. or less. 7. The semiconductor structure of claim 1, wherein the ductile metal exhibits a bulk modulus of about 150 GPa or less at a temperature of about 1,000° C. or less. 8. The semiconductor structure of claim 7, wherein the bulk modulus is about 110 GPa or less at a temperature of about 1,000° C. or less. 9. The semiconductor structure of claim 1, wherein the ductile metal exhibits an electrical resistivity of less than about 50 μΩcm. 10. The semiconductor structure of claim 1, wherein the ductile metal exhibits a thermal conductivity of at least about 15 Wm−1K−1. 11. The semiconductor structure of claim 10, wherein the ductile metal exhibits a thermal conductivity of at least about 20 Wm−1K−1. 12. The semiconductor structure of claim 1, wherein the ductile metal is plastically deformed. 13. The semiconductor structure of claim 1, wherein the one or more at least substantially relaxed islands of III-V type semiconductor material comprises a plurality of at least substantially relaxed islands of the III-V type semiconductor material disposed over the metal material. 14. The semiconductor structure of claim 1, wherein the III-V type semiconductor material comprises indium gallium nitride. 15. The semiconductor structure of claim 1, further comprising a semiconductor material disposed over the one or more at least substantially relaxed islands of III-V type semiconductor material, wherein the semiconductor material comprises a lattice structure matching a lattice structure of the III-V type semiconductor material. 16. The semiconductor structure of claim 1, wherein the base substrate comprises a material selected from the group consisting of sapphire, silicon, silicon carbide, a III-V type material, quartz, and fused silica glass. 17. The semiconductor structure of claim 1, wherein the base substrate comprises a conductive material selected from a doped semiconductor material and a metal. 18. The semiconductor structure of claim 1, wherein the base substrate includes one or more device structures. 19. The semiconductor structure of claim 18, wherein the one or more device structures includes one or more of transistors, diodes, resistors, thyristors, rectifiers, conductive lines, conductive vias, conductive pads, and conductive through wafer interconnects. 20. The semiconductor structure of claim 1, wherein the at least substantially relaxed III-V type semiconductor material has a selected degree of lattice strain. 21. A semiconductor structure formed during fabrication of an engineered substrate, the semiconductor structure comprising one or more at least substantially relaxed islands of III-V type semiconductor material on a ductile metal overlying a base substrate, the ductile metal exhibiting a ductility sufficient to provide redistribution of the ductile metal during strain relaxation of the one or more at least substantially relaxed islands of III-V type semiconductor material on the ductile metal, wherein the ductile metal comprises at least one of hafnium, zirconium, yttrium, an alloy of one or more such metals, and a metallic glass. 22. The semiconductor structure of claim 21, wherein the one or more at least substantially relaxed islands of III-V type semiconductor material have a substantially uniform average lattice parameter. 23. The semiconductor structure of claim 21, wherein the ductile metal is plastically deformed. 24. The semiconductor structure of claim 21, wherein each of the one or more at least substantially relaxed islands of III-V type semiconductor material is entirely separated from the base substrate by the ductile metal.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (36)
Henley Francois J. ; Cheung Nathan, Controlled cleavage process using pressurized fluid.
Arienzo Maurizio (Chappaqua NY) Harame David L. (Mohegan Lake NY) Oehrlein Gottlieb S. (Yorktown Heights NY), Method for controlling silicon etch depth.
Bernard Aspar FR; Michel Bruel FR; Thierry Barge FR, Method for making a thin film on a support and resulting structure including an additional thinning stage before heat treatment causes micro-cavities to separate substrate element.
Moriceau, Hubert; Bruel, Michel; Aspar, Bernard; Maleville, Christophe, Method for transferring a thin film comprising a step of generating inclusions.
Sullivan Gerard J. (Thousand Oaks CA) Szwed Mary K. (Huntington Beach CA) Chang Mau-Chung F. (Thousand Oaks CA), Method of transferring a thin film to an alternate substrate.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.