최소 단어 이상 선택하여야 합니다.
최대 10 단어까지만 선택 가능합니다.
다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
NTIS 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
DataON 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Edison 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Kafe 바로가기국가/구분 | United States(US) Patent 등록 |
---|---|
국제특허분류(IPC7판) |
|
출원번호 | US-0803437 (2013-03-14) |
등록번호 | US-9385058 (2016-07-05) |
발명자 / 주소 |
|
출원인 / 주소 |
|
인용정보 | 피인용 횟수 : 3 인용 특허 : 350 |
An Integrated Circuit device, including: a base wafer including first electronic circuits and a plurality of first single crystal transistors; at least one metal layer; and a second layer including second electronic circuits and a plurality of second single crystal transistors, the second layer over
An Integrated Circuit device, including: a base wafer including first electronic circuits and a plurality of first single crystal transistors; at least one metal layer; and a second layer including second electronic circuits and a plurality of second single crystal transistors, the second layer overlying the at least one metal layer; the second layer includes a through layer via with a diameter of less than 150 nm; a portion of the first electronic circuits is circumscribed by a first dice lane, and there are no conductive connections to the portion of the first electronic circuits that cross the first dice lane; wherein a portion of the second electronic circuits is circumscribed by a second dice lane, and there are no conductive connections to the portion of the second electronic circuits that cross the second dice lane, and the second dice lane is overlaying and aligned to the first dice lane.
1. An Integrated Circuit device, comprising: a base wafer comprising first electronic circuits, said first electronic circuits comprising a plurality of first single crystal transistors;at least one metal layer providing interconnection between said plurality of first single crystal transistors; and
1. An Integrated Circuit device, comprising: a base wafer comprising first electronic circuits, said first electronic circuits comprising a plurality of first single crystal transistors;at least one metal layer providing interconnection between said plurality of first single crystal transistors; anda second layer on a plane comprising second electronic circuits, said second electronic circuits comprising a plurality of second single crystal transistors, said second layer overlying said at least one metal layer; wherein said second layer comprises a through layer via with a diameter of less than 400 nm;wherein a portion of said first electronic circuits is circumscribed by a first dice lane of at least 10 microns width, and there are no conductive connections to said portion of said first electronic circuits that cross said first dice lane;wherein a portion of said second electronic circuits is circumscribed by a second dice lane of at least 10 microns width, and there are no conductive connections to said portion of said second electronic circuits that cross said second dice lane, andwherein said second dice lane is overlaying and aligned to said first dice lane and a bulk body, said base wafer comprising said bulk body; and at least one thermal conducting path from at least one of said plurality of second single crystal transistors to the bulk body. 2. The Integrated Circuit device according to claim 1, further comprising: at least one shielding layer, said at least one shielding layer overlying said at least one metal layer; wherein said second layer is overlying said at least one shielding layer, andwherein said at least one shielding layer is constructed to provide at least 2 times greater heat conduction in the horizontal direction than in the vertical direction. 3. The Integrated Circuit device according to claim 1, further comprising: at least one shielding layer, said at least one shielding layer overlying said at least one metal layer; wherein said second layer is overlying said at least one shielding layer,wherein said base wafer comprises a bulk body, andwherein said at least one shielding layer is constructed to provide heat conduction to the bulk body. 4. The Integrated Circuit device according to claim 1, wherein said second layer thickness is less than one micron. 5. The Integrated Circuit device according to claim 1, wherein said second layer comprises at least one conductive pad for connecting power to said device,wherein said conductive pad is aligned to said plurality of first single crystal transistors with less than 200 nm alignment error. 6. The Integrated Circuit device according to claim 1, further comprising: a first electrically conductive grid underneath said second layer, said first electrically conductive grid is constructed to provide power to at least one of said plurality of first transistors; anda second electrically conductive grid overlaying said second single crystal transistors, said second electrically conductive grid is constructed to provide power to at least one of said plurality of second single crystal transistors; wherein said second electrically conductive grid has a substantially higher current conduction capacity than said first electrically conductive grid. 7. An Integrated Circuit device, comprising: a base wafer comprising a plurality of first single crystal transistors;at least one metal layer providing interconnection between said plurality of first single crystal transistors;at least one shielding layer overlying said at least one metal layer; anda second layer of less than 2 micron thickness, said second layer on a plane and comprising a plurality of second single crystal transistors, said second layer overlying said at least one shielding layer; wherein said at least one shielding layer is constructed to protect said plurality of first single crystal transistors wherein a portion of said first single crystal transistors is circumscribed by a first dice lane of at least 10 microns width, and there are no conductive connections to said portion of said first single crystal transistors that cross said first dice lane; wherein a portion of said second single crystal transistors is circumscribed by a second dice lane of at least 10 microns width, and there are no conductive connections to said portion of second single crystal transistors that cross said second dice lane, and wherein said second dice lane is overlaying and aligned to said first dice lane. 8. The Integrated Circuit device according to claim 7, wherein said base wafer comprises a bulk body, and said at least one shielding layer is constructed to provide heat conduction to the bulk body. 9. The Integrated Circuit device according to claim 7, further comprising: a bulk body, said base wafer comprising said bulk body; andat least one thermal conducting path from at least one of said plurality of second single crystal transistors to said bulk body. 10. The Integrated Circuit device according to claim 7, wherein the material composition of at least one of said plurality of second single crystal transistors is substantially different than the material composition of at least one of said plurality of first transistors. 11. The Integrated Circuit device according to claim 7, wherein said second layer comprises at least one conductive pad for connecting power to said device. 12. The Integrated Circuit device according to claim 7, further comprising: an I/O circuit adapted to interface with external devices, wherein said I/O circuit comprises at least one of said plurality of second single crystal transistors. 13. An Integrated Circuit device, comprising: a base wafer comprising a plurality of first single crystal transistors, wherein said base wafer comprises a bulk body;at least one metal layer providing interconnection between said plurality of first single crystal transistors;at least one shielding layer overlying said at least one metal layer;a second layer of less than 2 micron thickness, said second layer on a plane and comprising a plurality of second single crystal transistors, said second layer overlying said at least one shielding layer; and wherein said second layer comprises at least one conductive pad for connecting power to said deviceat least one heat conduction path from said at least one shielding layer to said bulk body. 14. The Integrated Circuit device according to claim 13, wherein said at least one shielding layer is constructed to provide at least 2 times greater heat conduction in the horizontal direction than in the vertical direction. 15. The Integrated Circuit device according to claim 13, further comprising: a first electrically conductive grid underneath said second layer, said first electrically conductive grid is constructed to provide power to at least one of said plurality of first single crystal transistors; anda second electrically conductive grid overlaying said second single crystal transistors, said second electrically conductive grid is constructed to provide power to at least one of said plurality of second single crystal transistors; wherein said second electrically conductive grid has a substantially higher current conduction capacity than said first electrically conductive grid. 16. The Integrated Circuit device according to claim 13, further comprising: at least one thermal conducting path from at least one of said plurality of second single crystal transistors to the bulk body. 17. The Integrated Circuit device according to claim 13, wherein the material composition of at least one of said plurality of second single crystal transistors is substantially different than the material composition of at least one of said plurality of first single crystal transistors.
Copyright KISTI. All Rights Reserved.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.