A method of manufacturing a semiconductor device includes forming a gate structure through a first insulating interlayer on a substrate such that the gate structure includes a spacer on a sidewall thereof, forming a first hard mask on the gate structure, partially removing the first insulating inter
A method of manufacturing a semiconductor device includes forming a gate structure through a first insulating interlayer on a substrate such that the gate structure includes a spacer on a sidewall thereof, forming a first hard mask on the gate structure, partially removing the first insulating interlayer using the first hard mask as an etching mask to form a first contact hole such that the first contact hole exposes a top surface of the substrate, forming a metal silicide pattern on the top surface of the substrate exposed by the first contact hole, and forming a plug electrically connected to the metal silicide pattern.
대표청구항▼
1. A semiconductor device, comprising: a substrate;a plurality of gate spacers on the substrate, a pair of the gate spacers defining an opening therebetween through which a top surface of the substrate is exposed;a gate structure filling the opening, the gate structure including: a gate insulation l
1. A semiconductor device, comprising: a substrate;a plurality of gate spacers on the substrate, a pair of the gate spacers defining an opening therebetween through which a top surface of the substrate is exposed;a gate structure filling the opening, the gate structure including: a gate insulation layer pattern on the top surface of the substrate and inner sidewalls of the pair of the gate spacers; anda gate electrode on the gate insulation layer pattern, a bottom and a sidewall of the gate electrode being surrounded by the gate insulation layer pattern;a hard mask on the pair of the gate spacers and the gate structure;a source/drain region formed at an upper portion of the substrate adjacent to the gate structures; anda plug electrically connected to the source/drain region, an upper portion of the plug being interposed between sidewalls of the hard mask. 2. The semiconductor device of claim 1, wherein the gate insulation layer pattern includes a metal oxide, and the gate electrode includes a metal. 3. The semiconductor device of claim 1, wherein the hard mask is directly on the pair of the gate spacers, the gate electrode, and the gate insulation layer pattern. 4. The semiconductor device of claim 1, wherein top surfaces of the pair of the gate spacers, the gate insulation layer pattern, and the gate electrode are coplanar with each other. 5. The semiconductor device of claim 1, further comprising a metal silicide pattern on the source/drain region, the metal silicide pattern protruding from the top surface of the substrate. 6. The semiconductor device of claim 1, wherein a lower portion of the plug is interposed between the gate spacers neighboring each other. 7. The semiconductor device of claim 6, wherein the offset spacer is formed on a sidewall of the lower portion of the plug. 8. The semiconductor device of claim 7, wherein the offset spacer is interposed between the gate spacer and the lower portion of the plug. 9. The semiconductor device of claim 1, wherein upper surfaces of the hard mask and the plug are substantially coplanar with each other. 10. The semiconductor device of claim 1, wherein the hard mask includes silicon nitride. 11. A semiconductor device, comprising: a substrate;a plurality of gate spacers on the substrate, a pair of the gate spacers defining an opening therebetween through which a top surface of the substrate is exposed;a gate structure filling the opening, the gate structure including: a gate insulation layer pattern on the top surface of the substrate and inner sidewalls of the pair of the gate spacers; anda gate electrode on the gate insulation layer pattern, a bottom and a sidewall of the gate electrode being surrounded by the gate insulation layer pattern;a hard mask on the pair of the gate spacers and the gate structure;a source/drain region formed at an upper portion of the substrate adjacent to the gate structure;a first plug electrically connected to the source/drain region, the sidewall of the first plug being formed on sidewalls of the hard mask and the gate spacer; anda second plug electrically connected to the first plug. 12. The semiconductor device of claim 11, wherein the second plug directly contacts the first electrode. 13. The semiconductor device of claim 12, wherein a bottom of the second plug is within an upper surface of the first plug. 14. The semiconductor device of claim 11, further comprising, a third plug electrically connected to the gate structure. 15. The semiconductor device of claim 14, wherein the third plug directly contacts the gate electrode. 16. A semiconductor device, comprising: a substrate;a plurality of gate spacers on the substrate, a pair of the gate spacers defining an opening therebetween through which a top surface of the substrate is exposed;a gate structure filling the opening, the gate structure including: a gate insulation layer pattern on the top surface of the substrate and inner sidewalls of the pair of the gate spacers; anda gate electrode on the gate insulation layer pattern, a bottom and a sidewall of the gate electrode being surrounded by the gate insulation layer pattern;a hard mask on the gate spacer and the gate structure;a source/drain region formed at an upper portion of the substrate adjacent to the gate structure;a metal silicide pattern formed on the source/drain region and protruding from the top surface of the substrate; anda first plug formed through the hard mask and electrically connected to the metal silicide pattern. 17. The semiconductor device of claim 16, wherein top surfaces of the pair of the gate spacers and the gate structure are coplanar with each other, and the hard mask is directly on the top surfaces of the pair of the gate spacers and the gate structure. 18. The semiconductor device of claim 17, wherein upper surfaces of the hard mask and the first plug are substantially coplanar with each other. 19. The semiconductor device of claim 16, further comprising an offset spacer between the plug and the gate spacer. 20. The semiconductor device of claim 16, further comprising a second plug electrically connected to the first plug, wherein the second plug does not contact the hard mask.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.