최소 단어 이상 선택하여야 합니다.
최대 10 단어까지만 선택 가능합니다.
다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
NTIS 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
DataON 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Edison 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Kafe 바로가기국가/구분 | United States(US) Patent 등록 |
---|---|
국제특허분류(IPC7판) |
|
출원번호 | US-0200061 (2014-03-07) |
등록번호 | US-9412645 (2016-08-09) |
발명자 / 주소 |
|
출원인 / 주소 |
|
대리인 / 주소 |
|
인용정보 | 피인용 횟수 : 1 인용 특허 : 350 |
A method for fabricating semiconductor devices, including: providing a CMOS fabric and metal layers, the metal layers including a first metal layer, a second metal layer, a third metal layer, and a fourth metal layer, the metal layers providing interconnection for the CMOS fabric, and constructing m
A method for fabricating semiconductor devices, including: providing a CMOS fabric and metal layers, the metal layers including a first metal layer, a second metal layer, a third metal layer, and a fourth metal layer, the metal layers providing interconnection for the CMOS fabric, and constructing mask defined connections between the third metal layer and the fourth metal layer, the mask defined connections are substantially similar to antifuse programmed connections of a programmed antifuse programmable device, where the antifuse programmable device is a 3D antifuse programmable device including antifuses and antifuse programming transistors, where the antifuse programming transistors overlay the antifuses, and where the antifuse programming transistors include a monocrystalline channel.
1. A 3D semiconductor device comprising: a first layer comprising a first semiconductor layer, said first layer comprising first logic cells;a first metal layer overlying said first layer;a second layer comprising a monocrystalline semiconductor layer, said second layer overlying said first metal la
1. A 3D semiconductor device comprising: a first layer comprising a first semiconductor layer, said first layer comprising first logic cells;a first metal layer overlying said first layer;a second layer comprising a monocrystalline semiconductor layer, said second layer overlying said first metal layer, said second layer comprising second transistors; andat least one signal between said logic cells, wherein said signal is buffered by buffer cell, andwherein said buffer cell comprises at least one of said second transistors. 2. The semiconductor device according to claim 1, further comprising: power delivery wires to said second transistors, wherein at least one of said wires is a transistor controlled wire. 3. The semiconductor device according to claim 1, further comprising: a trench isolation oxide disposed between said second transistors, wherein said trench isolation oxide has a leakage current between active transistor junctions of less than 1 picoamp per micron at device power supply and 25° C. 4. The semiconductor device according to claim 1, wherein said second transistors comprise a high-k gate dielectric. 5. The semiconductor device according to claim 1, further comprising: a second metal layer disposed between said first metal layer and said second layer, wherein said first metal layer has a current carrying capacity substantially larger than said second metal layer. 6. The semiconductor device according to claim 1, wherein at least one contact to said second transistors has lower than 15 ohm/sq contact resistance. 7. A 3D semiconductor device comprising: a first layer comprising a first semiconductor layer, said first layer comprising first transistors;a first metal layer overlying said first layer;a second layer comprising a monocrystalline semiconductor layer, said second layer overlying said first metal layer; anda second metal layer overlaying said second layer, wherein said second layer comprises second transistors,wherein said second transistors comprise a high-k gate dielectric, andwherein said second layer is less than 2 microns thick. 8. The semiconductor device according to claim 7, wherein at least one of said second transistors comprises a back-bias structure. 9. The semiconductor device according to claim 7, wherein said second transistors comprise P type transistors and N type transistors. 10. The semiconductor device according to claim 7, wherein said first metal layer comprises connections to at least two of said second transistors. 11. The semiconductor device according to claim 7, further comprising: a third metal layer disposed between said first metal layer and second layer, wherein said first metal layer has a current carrying capacity substantially larger than said third metal layer. 12. The semiconductor device according to claim 7, further comprising: power delivery wires, wherein at least one of said wires comprises a transistor control to control power delivery to at least one of said second transistors. 13. The semiconductor device according to claim 7, further comprising: a reusable donor wafer. 14. A 3D semiconductor device comprising: a first layer comprising a first semiconductor layer, said first layer comprising first transistors;a first metal layer overlying said first layer;a second layer comprising a monocrystalline semiconductor layer, said second layer overlying said first metal layer;a second metal layer overlaying said second layer, wherein said second layer comprises second transistors; andpower delivery wires, wherein at least one of said wires comprises a transistor control to control power delivery to at least one of said second transistors, andwherein said second layer is less than 2 microns thick. 15. The semiconductor device according to claim 14, wherein at least one of said second transistors comprises a back-bias. 16. The semiconductor device according to claim 14, wherein said second transistors comprise P type transistors and N type transistors. 17. The semiconductor device according to claim 14, wherein said first metal layer comprises connections to at least two of said second transistors. 18. The semiconductor device according to claim 14, further comprising: a third metal layer disposed between said first metal layer and second layer, wherein said first metal layer has a current carrying capacity substantially larger than said third metal layer. 19. The semiconductor device according to claim 14, wherein said second transistors comprise a high-k gate dielectric. 20. The semiconductor device according to claim 14, further comprising: a reusable donor wafer.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.