최소 단어 이상 선택하여야 합니다.
최대 10 단어까지만 선택 가능합니다.
다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
NTIS 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
DataON 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Edison 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Kafe 바로가기국가/구분 | United States(US) Patent 등록 |
---|---|
국제특허분류(IPC7판) |
|
출원번호 | US-0864242 (2013-04-17) |
등록번호 | US-9460991 (2016-10-04) |
발명자 / 주소 |
|
출원인 / 주소 |
|
대리인 / 주소 |
|
인용정보 | 피인용 횟수 : 0 인용 특허 : 349 |
A 3D semiconductor device, including: a first layer including first transistors; a second layer overlying the first transistors and including second transistors; wherein the second layer includes a through layer via with a diameter of less than 150 nm; and a first circuit including at least one of t
A 3D semiconductor device, including: a first layer including first transistors; a second layer overlying the first transistors and including second transistors; wherein the second layer includes a through layer via with a diameter of less than 150 nm; and a first circuit including at least one of the first transistors, and the first circuit has a first circuit output connected to at least one of the second transistors, wherein the at least one of the second transistors is connected to a device output that is designed to be connected to external devices, and wherein the at least one of the second transistors is substantially larger than the at least one of the first transistors.
1. A 3D semiconductor device, comprising: a first layer comprising first transistors;a second layer overlying said first transistors and comprising second transistors; wherein said second layer comprises a first through layer via with a diameter of less than 150 nm and a second through layer via; an
1. A 3D semiconductor device, comprising: a first layer comprising first transistors;a second layer overlying said first transistors and comprising second transistors; wherein said second layer comprises a first through layer via with a diameter of less than 150 nm and a second through layer via; anda first circuit comprising at least one of said first transistors, and said first circuit has a first circuit output connected to at least one of said second transistors, wherein said at least one of said second transistors is connected to a device output that is designed to be connected to external devices, andwherein said at least one of said second transistors is substantially larger than said at least one of said first transistors, andwherein said second through layer via is part of a heat removal structure of said device. 2. The 3D semiconductor device according to claim 1, further comprising: a thermal connection path from said second layer to a top or bottom surface of said device, wherein said thermal connection path has a thermal conductivity greater than 10 W/m-K. 3. The 3D semiconductor device according to claim 1, further comprising: a heat-spreader layer between said first layer and said second layer, wherein said heat-spreader layer comprises a thermal conductivity greater than 10 W/m-K. 4. The 3D semiconductor device according to claim 1, further comprising: a power distribution network to provide power to said second transistors, wherein said power distribution network provides a heat removal path to at least one of said second transistors. 5. The 3D semiconductor device according to claim 1, further comprising: at least one thermally conductive and electrically non-conducting contact to at least one of said second transistors. 6. The 3D semiconductor device according to claim 1, further comprising: a power distribution network to provide power to said second transistors, wherein said device comprises a heat removal path between said power distribution network and a top or bottom surface of said device. 7. A 3D semiconductor device, comprising: a first layer comprising first transistors;a second layer overlying said first transistors and comprising second transistors; wherein said second layer comprises a first through layer via with a diameter of less than 150 nm and a second through layer via, andwherein said second layer comprises an Electro-Static-Discharge (“ESD”) protection structure connected to at least one input structure, andwherein said least one input structure is designed to connect an input to said device from an external device, andwherein said second through layer via is part of a heat removal structure of said device. 8. The 3D semiconductor device according to claim 7, further comprising: a thermal connection path from said second layer to a top or bottom surface of said device, wherein said thermal connection path has a thermal conductivity greater than 10 W/m-K. 9. The 3D semiconductor device according to claim 7, further comprising: a heat-spreader layer between said first layer and said second layer, wherein said heat-spreader layer comprises a thermal conductivity greater than 10 W/m-K. 10. The 3D semiconductor device according to claim 7, further comprising: a power distribution network to provide power to said second transistors, wherein said power distribution network provides a heat removal path to at least one of said second transistors. 11. The 3D semiconductor device according to claim 7, further comprising: at least one thermally conductive and electrically non-conducting contact to at least one of said second transistors. 12. The 3D semiconductor device according to claim 7, further comprising: a power distribution network to provide power to said second transistors, wherein said device comprises a heat removal path between said power distribution network and a top or bottom surface of said device. 13. A 3D semiconductor device, comprising: a first layer comprising first transistors;a second layer overlying said first transistors and comprising second transistors; wherein said second layer comprises a through layer via with a diameter of less than 150 nm;a first power distribution grid to provide power to said first transistors;a second power distribution grid to provide power to said second transistors;a first via to provide a thermal conduction path from said first power distribution grid to a substrate of said device; anda second via to connect between said second power distribution grid to said first power distribution grid, wherein said second via is directly aligned to said first via forming a via stack so to provide a good thermal conduction path between said second power distribution grid and said device substrate, andwherein said second via is part of a heat removal structure of said device. 14. The 3D semiconductor device according to claim 13, further comprising: a thermal connection path from said second layer to a top or bottom surface of said device, wherein said thermal connection path has a thermal conductivity greater than 10 W/m-K. 15. The 3D semiconductor device according to claim 13, further comprising: a heat-spreader layer between said first layer and said second layer, wherein said heat-spreader layer comprises a thermal conductivity greater than 10 W/m-K. 16. The 3D semiconductor device according to claim 13, further comprising: a power distribution network to provide power to said second transistors, wherein said power distribution network provides a heat removal path to at least one of said second transistors. 17. The 3D semiconductor device according to claim 13, further comprising: at least one thermally conductive and electrically non-conducting contact to at least one of said second transistors.
Copyright KISTI. All Rights Reserved.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.