Circuit and method for setting data and their application to integrated circuit
원문보기
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
G06F-003/00
G06F-013/14
H04L-029/12
G06F-013/40
H04L-029/08
출원번호
US-0340443
(2008-12-19)
등록번호
US-9473344
(2016-10-18)
우선권정보
TW-96149053 A (2007-12-20)
발명자
/ 주소
Yeh, Ming-Yuh
Weng, Chi-Shun
Li, Ming-Je
Fang, Kai-Yi
Hsieh, Meng-Han
출원인 / 주소
REALTEK SEMICONDUCTOR CORPORATION
대리인 / 주소
McClure, Qualey & Rodack, LLP
인용정보
피인용 횟수 :
0인용 특허 :
25
초록▼
An integrated circuit is disclosed, including at least one configuration pin, an interface circuit, a detecting circuit, a determining circuit and a storage unit. A physical layer circuit of the invention not only increases the flexibility of setting PHY addresses, but also reduces the number of con
An integrated circuit is disclosed, including at least one configuration pin, an interface circuit, a detecting circuit, a determining circuit and a storage unit. A physical layer circuit of the invention not only increases the flexibility of setting PHY addresses, but also reduces the number of configuration pins.
대표청구항▼
1. An integrated circuit, comprising: plural configuration pins that, when configured, establish a priority value assigned to the integrated circuit;a storage unit;a detecting circuit that receives the priority value from the configuration pins and stores the priority value in the storage unit;an in
1. An integrated circuit, comprising: plural configuration pins that, when configured, establish a priority value assigned to the integrated circuit;a storage unit;a detecting circuit that receives the priority value from the configuration pins and stores the priority value in the storage unit;an interface circuit that receives plural PHY addresses in succession, wherein the plural PHY addresses include a first PHY address and a second PHY address;a determining circuit comprising:a register;a comparing circuit; anda priority control circuit, wherein based on the priority value, the determining circuit stores the first PHY address in the register, and based on receiving the second PHY address, the comparing circuit compares the first PHY address stored in the register with the second PHY address and outputs a comparison result, wherein the priority control circuit receives the comparison result and based on the priority value, determines:if the first PHY address is equal to the second PHY address, the priority control circuit does not store the second PHY address; andif the first PHY address is not equal to the second PHY address, the priority control circuit stores the second PHY address in the storage unit. 2. The integrated circuit of claim 1, wherein fewer than all of the plural configuration pins are required to be configured to establish the priority value. 3. The integrated circuit of claim 1, wherein the priority control circuit comprises a counter or an adder. 4. The integrated circuit of claim 1, further comprising: at least one input end coupled with a PUSH-LOW element or a PUSH-HIGH element;wherein the plural configuration pins receive the priority value through the at least one input end. 5. The integrated circuit of claim 1, further comprising: an exclusion circuit, coupled to the interface circuit, for excluding at least one specific PHY address. 6. The integrated circuit of claim 1, being a network physical layer (PHY) circuit. 7. The integrated circuit of claim 6, wherein the interface circuit supports a MDIO/MDC interface standard. 8. A method for setting an integrated circuit, the method comprising: receiving by plural configuration pins a setting value that indicates a priority value of the integrated circuit;receiving, at an interface circuit, plural PHY addresses in succession, wherein the plural PHY addresses comprise a first PHY address and a second PHY address;storing, by a determining circuit, the first PHY address in a register based on the priority value; andbased on receiving the second PHY address, comparing, by the determining circuit, the first and second PHY addresses;outputting a comparison result based on the comparing; andbased on the priority value:denying storage of the first PHY address if the first PHY address is equal to the second PHY address; andstoring in a storage unit the second PHY address if the first PHY address is different than the second PHY address. 9. The method according to claim 8, further comprising: determining whether the second PHY address is held or not according to a predetermined data and the second PHY address. 10. The method according to claim 8, further comprising: counting the number of times that different data appears to generate a counting value; andstoring the second PHY address in the storage unit according to the counting value and the priority value. 11. The method according to claim 8, further comprising: monitoring the value of at least one bit of the second PHY address; anddetermining to exclude the second PHY address according to the result of monitoring.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (25)
Crayford Ian Stephen ; Sivakolundu Ramesh, Address administration for 100BASE-T PHY devices.
Capizzi Giuseppe N. (Brandizzo ITX) Melgara Marcello (Valenza ITX), Arbitration circuitry for deciding access requests from a multiplicity of components.
Kohda Kenji (Hyogo JPX) Kouro Yasuhiro (Hyogo JPX), Read only type semiconductor memory device including address coincidence detecting circuits assigned to specific address.
Dreyer Stephen F. ; Hu Rong-Hui, State machine for selectively performing an operation on a single or a plurality of registers depending upon the regist.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.