최소 단어 이상 선택하여야 합니다.
최대 10 단어까지만 선택 가능합니다.
다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
NTIS 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
DataON 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Edison 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Kafe 바로가기국가/구분 | United States(US) Patent 등록 |
---|---|
국제특허분류(IPC7판) |
|
출원번호 | US-0041406 (2011-03-06) |
등록번호 | US-9509313 (2016-11-29) |
발명자 / 주소 |
|
출원인 / 주소 |
|
인용정보 | 피인용 횟수 : 0 인용 특허 : 354 |
A semiconductor device comprising first layer comprising multiplicity of first transistors and, second layer comprising multiplicity of second transistors and, at least one function constructed by the first transistors are structure so it could be replaced by a function constructed by the second tra
A semiconductor device comprising first layer comprising multiplicity of first transistors and, second layer comprising multiplicity of second transistors and, at least one function constructed by the first transistors are structure so it could be replaced by a function constructed by the second transistors.
1. A semiconductor device comprising: a first layer comprising a multiplicity of first transistors implementing a plurality of first combinatorial logic functions;a second layer above or below the first layer comprising a multiplicity of second transistors implementing a plurality of second combinat
1. A semiconductor device comprising: a first layer comprising a multiplicity of first transistors implementing a plurality of first combinatorial logic functions;a second layer above or below the first layer comprising a multiplicity of second transistors implementing a plurality of second combinatorial logic functions;each of said first combinatorial logic functions constructed by said first transistors is replaceable by at least one of said second combinatorial logic functions constructed by said second transistors; anda plurality of connection paths between said first layer and said second layer, wherein each of said connection paths comprise a through layer via,wherein said through layer via has a radius of less than 200 nm, andwherein said through layer via is through one of said first layer or said second layer. 2. The semiconductor device according to claim 1, wherein said first layer comprises a plurality of flip-flops each having an input, andwherein said input is selectively coupleable to at least one of said second transistors. 3. The semiconductor device according to claim 1, further comprising: a plurality of circuits each performing a comparison between a signal generated by the first transistors and a signal generated by the second transistors. 4. The semiconductor device according to claim 1, wherein said first layer comprises a plurality of flip-flops each having an output, andwherein said output is selectively coupleable to at least one of said second combinatorial logic functions. 5. The semiconductor device according to claim 1, further comprising: an interconnect layer disposed between said first layer and said second layer, wherein said interconnect layer comprises copper or aluminum, andwherein either said second transistors are lithographically aligned to said first transistors, or said first transistors are lithographically aligned to said second transistors. 6. A semiconductor device comprising: a first layer comprising a multiplicity of first transistors implementing a plurality of first combinatorial logic functions;a second layer above or below the first layer comprising a multiplicity of second transistors implementing a plurality of second combinatorial logic functions; andeach of said first combinatorial logic functions constructed by said first transistors is replaceable by at least one of said second combinatorial logic functions constructed by said second transistors, wherein said first layer comprises a plurality of flip-flops each having an input, andwherein said input is selectively coupleable to at least one of said second transistors. 7. The semiconductor device according to claim 6, further comprising: a plurality of connection paths between said first layer and said second layer, wherein each of said connection paths comprise a through layer via,wherein said through layer via has a radius of less than 200 nm, andwherein said through layer via is through one of said first layer or said second layer. 8. The semiconductor device according to claim 6, further comprising: an interconnect layer disposed between said first layer and said second layer wherein said interconnect layer comprises copper or aluminum, andwherein either said second transistors are lithographically aligned to said first transistors, or said first transistors are lithographically aligned to said second transistors. 9. A semiconductor device comprising: a first layer comprising a multiplicity of first transistors implementing a plurality of first combinatorial logic functions;a second layer above or below the first layer comprising a multiplicity of second transistors implementing a plurality of second combinatorial logic functions; andeach of said first combinatorial logic functions constructed by said first transistors is replaceable by at least one of said second combinatorial logic functions constructed by said second transistors, wherein said first layer comprises a plurality of flip-flops each having an output,wherein said output is selectively coupleable to at least one of said second combinatorial logic functions. 10. The semiconductor device according to claim 9, further comprising: a plurality of connection paths between said first layer and said second layer, wherein each of said connection paths comprise a through layer via,wherein said through layer via has a radius of less than 200 nm, andwherein said through layer via is through one of said first layer or said second layer. 11. The semiconductor device according to claim 9, further comprising: an interconnect layer disposed between said first layer and said second layer wherein said interconnect layer comprises copper or aluminum, andwherein either said second transistors are lithographically aligned to said first transistors, or said first transistors are lithographically aligned to said second transistors. 12. A semiconductor device comprising: a first layer comprising a multiplicity of first transistors; anda second layer comprising a multiplicity of second transistors, wherein operation of said device is adapted to be repaired if non-functional by replacing a combinatorial logic or analog function constructed by said first transistors with a combinatorial logic or analog function constructed by said second transistors; anda plurality of connection paths between said first layer and said second layer, wherein each of said connection paths comprise a through layer via,wherein said through layer via has a radius of less than 200 nm, andwherein said through layer via is through one of said first layer or said second layer. 13. The semiconductor device according to claim 12, further comprising: an interconnect layer disposed between said first layer and said second layer wherein said interconnect layer comprises copper or aluminum, andwherein either said second transistors are lithographically aligned to said first transistors, or said first transistors are lithographically aligned to said second transistors. 14. A semiconductor device comprising: a first layer comprising a multiplicity of first transistors; anda second layer comprising a multiplicity of second transistors, wherein operation of said device is adapted to be repaired if non-functional by replacing a combinatorial logic or analog function constructed by said first transistors with a combinatorial logic or analog function constructed by said second transistors; andan interconnect layer disposed between said first layer and said second layer wherein said interconnect layer comprises copper or aluminum, andwherein either said second transistors are lithographically aligned to said first transistors, or said first transistors are lithographically aligned to said second transistors. 15. The semiconductor device according to claim 14, further comprising: a plurality of connection paths between said first layer and said second layer, wherein each of said connection paths comprise a through layer via,wherein said through layer via has a radius of less than 200 nm, andwherein said through layer via is through one of said first layer or said second layer. 16. A semiconductor device comprising: a first layer comprising a multiplicity of first transistors;a second layer comprising a multiplicity of second transistors, wherein operation of said device is adapted to be repaired if non-functional by replacing a combinatorial logic function constructed by said first transistors with a combinatorial logic function constructed by said second transistors; anda plurality of connection paths between said first layer and said second layer, wherein each of said connection paths comprise a through layer via,wherein said through layer via has a radius of less than 200 nm, andwherein said through layer via is through one of said first layer or said second layer. 17. The semiconductor device according to claim 16, wherein said first layer comprises a plurality of flip-flops each having an input, andwherein said input is selectively coupleable to at least one of said second transistors. 18. The semiconductor device according to claim 16, further comprising: a plurality of circuits each performing a comparison between a signal generated by the first transistors and a signal generated by the second transistors. 19. The semiconductor device according to claim 16, wherein said first layer comprises a plurality of flip-flops each having an output, andwherein said output is selectively coupleable to at least one of said combinatorial logic function constructed by said second transistors. 20. The semiconductor device according to claim 16, further comprising: an interconnect layer disposed between said first layer and said second layer, wherein said interconnect layer comprises copper or aluminum, andwherein either said second transistors are lithographically aligned to said first transistors, or said first transistors are lithographically aligned to said second transistors.
Copyright KISTI. All Rights Reserved.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.