$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

SSL/GSL gate oxide in 3D vertical channel NAND 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • H01L-029/66
  • H01L-027/115
출원번호 US-0267493 (2014-05-01)
등록번호 US-9559113 (2017-01-31)
발명자 / 주소
  • Lai, Erh-Kun
출원인 / 주소
  • Macronix International Co., Ltd.
대리인 / 주소
    Wu, Yiding
인용정보 피인용 횟수 : 1  인용 특허 : 359

초록

A memory device includes an array of strings of memory cells. The device includes a plurality of stacks of conductive strips separated by insulating material, including at least a bottom plane of conductive strips, a plurality of intermediate planes of conductive strips, and a top plane of conductiv

대표청구항

1. A memory device including an array of strings of memory cells, comprising: a plurality of stacks of conductive strips separated by insulating material, including at least a bottom plane of conductive strips, a plurality of intermediate planes of conductive strips, and a top plane of conductive st

이 특허에 인용된 특허 (359)

  1. Lahtinen,Vesa; Hill,Tapio; Kuusilinna,Kimmo; Nikara,Jari; Kuulusa,Mika; Makelainen,Tommi, 3D chip arrangement including memory manager.
  2. Lung, Hsiang-Lan; Shih, Yen-Hao; Lai, Erh-Kun; Lee, Ming Hsiu; Lue, Hang-Ting, 3D memory array arranged for FN tunneling program and erase.
  3. Rinerson,Darrell; Chevallier,Christophe, Adaptive programming technique for a re-writable conductive memory device.
  4. Moore, John, Apparatus and method for dual cell common electrode PCRAM memory device.
  5. Hung, Chun-Hsiung; Hung, Shuo-Nan; Hung, Ji-Yu; Huang, Shih-Lin; Wang, Fu-Tsang, Architecture for a 3D memory array.
  6. Bhattacharyya, Arup, Asymmetric band-gap engineered nonvolatile memory device.
  7. Xu, Daniel, Carbon-containing interfacial layer for phase-change memory.
  8. Reinberg Alan R., Chalcogenide memory cell with a plurality of chalcogenide electrodes.
  9. Reinberg Alan R., Chalcogenide memory cell with a plurality of chalcogenide electrodes.
  10. Lung, Hsiang-Lan, Chalcogenide memory device with multiple bits per cell.
  11. Lung,Hsiang Lan, Chalcogenide memory having a small active region.
  12. Lung,Hsiang Lan, Common word line edge contact phase-change memory.
  13. Lowrey, Tyler A.; Hudgens, Stephen J.; Klersy, Patrick, Compositionally modified resistive electrode.
  14. Harshfield Steven T., Contact structure and memory element incorporating the same.
  15. Doan, Trung T.; Durcan, D. Mark; Gilgen, Brent D., Controllable ovanic phase-change semiconductor memory device.
  16. Doan Trung T. ; Durcan D. Mark ; Gilgen Brent D., Controllable ovonic phase-change semiconductor memory device and methods of fabricating the same.
  17. Trung T. Doan ; D. Mark Durcan ; Brent D. Gilgen, Controllable ovonic phase-change semiconductor memory device and methods of fabricating the same.
  18. Pierrat,Christophe, Critical dimension control using full phase and trim masks.
  19. Rinerson,Darrell; Longcor,Steven W.; Chevallier,Christophe J.; Ward,Edmond R., Cross point array using distinct voltages.
  20. Fricke, Peter; Van Brocklin, Andrew L.; Anderson, Daryl, Cubic memory array.
  21. Happ, Thomas D.; Lung, Hsiang Lan; Nirschl, Thomas, Current compliant sensing architecture for multilevel phase change memory.
  22. Tsai Lung-Wen (Troy MI), Cyclic phase change coupling.
  23. Abbott,Todd R., DRAM layout with vertical FETs and method of formation.
  24. Biolsi, Peter E.; Jankowski, Gregory S.; Krywanczyk, Laurie M.; Stamper, Anthony K., Damascene structure using a sacrificial conductive layer.
  25. Lee,Thomas H.; Subramanian,Vivek; Cleeves,James M.; Walker,Andrew J.; Petti,Christopher; Kouznetzov,Igor G.; Johnson,Mark G.; Farmwald,Paul M.; Herner,Brad, Dense arrays and charge storage devices.
  26. Bedeschi,Ferdinando; Resta,Claudio; Parkinson,Ward D.; Gastaldi,Roberto, Detecting switching of access elements of phase change memory cells.
  27. Segal,Brent M.; Brock,Darren K.; Rueckes,Thomas, Device selection circuitry constructed with nanotube technology.
  28. Koh,Horne Loong, Die-level traceability mechanism for semiconductor assembly and test facility.
  29. Chen,Kuan Fu; Chen,Yin Jen; Han,Tzung Ting; Chen,Ming Shang, Diode-less array for one-time programmable memory.
  30. Chen Pau-Ling ; Van Buskirk Mike ; Hollmer Shane Charles ; Le Binh Quang ; Kawamura Shoichi ; Hu Chung-You ; Sun Yu ; Haddad Sameer ; Chang Chi, Dual source side polysilicon select gate structure utilizing single tunnel oxide for NAND array flash memory.
  31. Melik-Martirosian, Ashot, Dual-bit memory device having isolation material disposed underneath a bit line shared by adjacent dual-bit memory cells.
  32. Ovshinsky Stanford R. (Bloomfield Hills MI) Strand David A. (Bloomfield Township MI) Klersy Patrick (Lake Orion MI), Electrically erasable memory elements characterized by reduced current and improved thermal stability.
  33. Harari ; Eliyahou, Electrically erasable non-volatile semiconductor memory.
  34. Ovshinsky Stanford R. (Bloomfield Hills MI) Hudgens Stephen J. (Southfield MI) Czubatyj Wolodymyr (Warren MI) Strand David A. (West Bloomfield MI) Wicker Guy C. (Southfield MI), Electrically erasable phase change memory.
  35. Momodomi Masaki (Yokohama JPX) Masuoka Fujio (Yokohama JPX) Shirota Riichiro (Kawasaki JPX) Itoh Yasuo (Kawasaki JPX) Ohuchi Kazunori (Yokohama JPX) Kirisawa Ryouhei (Yokohama JPX), Electrically erasable programmable read-only memory with NAND cell structure.
  36. Klersy,Patrick; Lowrey,Tyler, Electrically programmable memory element.
  37. Kostylev,Sergey A.; Ovshinsky,Stanford R.; Czubatyi,Wolodymyr; Klersy,Patrick; Pashmakov,Boil, Electrically programmable memory element with improved contacts.
  38. Lowrey, Tyler; Ovshinsky, Stanford R.; Wicker, Guy C.; Klersy, Patrick J.; Pashmakov, Boil; Czubatyj, Wolodymyr; Kostylev, Sergey A., Electrically programmable memory element with improved contacts.
  39. Lowrey, Tyler; Hudgens, Stephen J.; Klersy, Patrick J., Electrically programmable memory element with multi-regioned contact.
  40. Lowrey, Tyler; Hudgens, Stephen J.; Klersy, Patrick, Electrically programmable memory element with reduced area of contact and method for making same.
  41. Yoshida Takeshi (Yokohama JPX), FET having part of active region formed in semiconductor layer in through hole formed in gate electrode and method for m.
  42. Gonzalez Fernando ; Turi Raymond A. ; Wolstenholme Graham R. ; Ingalls Charles L., Fabrication of three dimensional container diode for use with multi-state material in a non-volatile memory cell.
  43. Iwasaki,Yuichi; Tanaka,Ichiro, Fine structure and devices employing it.
  44. Sim Hyun Soo,KRX, Flash memory device having a program path the same as a read pre-condition path.
  45. Parker, Allan, Flash mirror bit architecture using single program and erase entity as logical cell.
  46. Lee, Chang-Hyun; Choi, Jung-Dal; Ye, Byoung-Woo, Floating trap non-volatile semiconductor memory devices including high dielectric constant blocking insulating layers.
  47. Xu, Daniel, Forming tapered lower electrode phase-change memories.
  48. Xu, Daniel, Forming tapered lower electrode phase-change memories.
  49. Larry Clevenger ; Louis L. C. Hsu ; Chandrasekhar Narayan ; Jeremy K. Stephens ; Michael Wise, Fuse processing using dielectric planarization pillars.
  50. Young Rosa (Troy MI) Formigoni Napoleon (Birmingham MI), Grooved optical data storage device including a chalcogenide memory layer.
  51. Noguchi Ko,JPX, Grooved wiring structure in semiconductor device and method for forming the same.
  52. Doyle,James P.; Elmegreen,Bruce G.; Krusin Elbaum,Lia; Lam,Chung Hon; Liu,Xiao Hu; Newns,Dennis M.; Tyberg,Christy S., Heat-shielded low power PCM-based reprogrammable EFUSE device.
  53. Patel, Kedar; Ilkbahar, Alper; Scheuerlein, Roy; Walker, Andrew J., High density 3D rail stack arrays.
  54. Lung,Hsiang Lan, High density chalcogenide memory cells.
  55. Fu Chu Yun,TWX ; Tsai Chia Shiung,TWX ; Jang Syun-Ming,TWX, High selectivity Si-rich SiON etch-stop layer.
  56. Saiki, William John; Tran, Hieu Van; Khan, Sakhawat M., High voltage generation and regulation system for digital multilevel nonvolatile memory.
  57. Lu,Wenpin; Ku,Shaw Hung, Hole annealing methods of non-volatile memory cells.
  58. Chen,Yi Chou; Lung,Hsiang Lan; Liu,Ruichen, Horizontal chalcogenide element defined by a pad for use in solid-state memories.
  59. Huang, Jyun-Siang; Tsai, Wen-Jer, Hot carrier programming in NAND flash.
  60. Halliyal,Arvind; Ramsbey,Mark T.; Shiraiwa,Hidehiko; Yang,Jean Y., Integrated ONO processing for semiconductor devices using in-situ steam generation (ISSG) process.
  61. Li, Jiutao; McTeer, Allen, Integrated circuit device and fabrication using metal-doped chalcogenide materials.
  62. Shaeffer, Ian P.; Bronner, Gary B.; Haukness, Brent S.; Donnelly, Kevin S.; Ware, Frederick A.; Horowitz, Mark A., Integrated circuit heating to effect in-situ annealing.
  63. Johnson, Mark G.; Lee, Thomas H.; Cleeves, James M., Integrated circuit incorporating decoders disposed beneath memory arrays.
  64. Zahorik Russell C., Integrated circuit memory cell having a small active area and method of forming same.
  65. Lue, Hang-Ting, Integrated circuit self aligned 3D memory array and manufacturing method.
  66. Lue, Hang-Ting, Integrated circuit self aligned 3D memory array and manufacturing method.
  67. Yeh,Chih Chieh; Tsai,Wen Jer; Lu,Tao Cheng; Lu,Chih Yuan, Integrated code and data flash memory.
  68. Lung, Hsiang-Lan, Isolation device free memory.
  69. Chang Kent Kuohua ; Chi David ; Sun Chin-Yang, LPCVD oxide and RTA for top oxide of ONO film to improve reliability for flash memory devices.
  70. Lu, Chih-Yuan; Chen, Yi-Chou, Laser programmable electrically readable phase-change memory method and device.
  71. Bae, Geum-Jong; Lee, Nae-In; Kim, Sang Su; Kim, Ki Chul; Kim, Jin-Hee; Cho, In-Wook; Kim, Sung-Ho; Koh, Kwang-Wook, Local SONOS-type structure having two-piece gate and self-aligned ONO and method for manufacturing the same.
  72. Dennison, Charles, METHOD FOR FORMING PHASE-CHANGE MEMORY BIPOLAR ARRAY UTILIZING A SINGLE SHALLOW TRENCH ISOLATION FOR CREATING AN INDIVIDUAL ACTIVE AREA REGION FOR TWO MEMORY ARRAY ELEMENTS AND ONE BIPOLAR BASE CONTA.
  73. Le Phan,Kim, MRAM architecture for low power consumption and high selectivity.
  74. Raberg, Wolfgang, MTJ stack with crystallization inhibiting layer.
  75. Kuo, Tung-Cheng; Liu, Chien-Hung; Pan, Shyi-Shuh; Huang, Shou-Wei, Mask read-only memory and fabrication thereof.
  76. Chen, Shih-Hung; Lue, Hang-Ting, Memory architecture of 3D array with alternating memory string orientation and string select structures.
  77. Hung, Chun-Hsiung; Shen, Shin-Jang; Lue, Hang-Ting, Memory architecture of 3D array with diode in memory string.
  78. Harshfield Steven T., Memory array having a multi-state element and method for forming such array or cellis thereof.
  79. Harshfield Steven T., Memory array having a multi-state element and method for forming such array or cells thereof.
  80. Lung,Hsiang Lan, Memory cell device with circumferentially-extending memory element.
  81. Wolstenholme Graham R. ; Gonzalez Fernando ; Zahorik Russell C., Memory cell incorporating a chalcogenide element.
  82. Wolstenholme Graham R. ; Gonzalez Fernando ; Zahorik Russell C., Memory cell incorporating a chalcogenide element and method of making same.
  83. Wolstenholme Graham R. ; Gonzalez Fernando ; Zahorik Russell C., Memory cell incorporating a chalcogenide element and method of making same.
  84. Schricker, April; Clark, Mark; Herner, Brad, Memory cell that employs a selectively fabricated carbon nano-tube reversible resistance-switching element and methods of forming the same.
  85. Nomoto Kazumasa,JPX, Memory device and memory array.
  86. Lee, Chang-Hyun; Choi, Byeong-In, Memory device and method of operating and fabricating the same.
  87. Chen, Bomy, Memory device and method of operating same.
  88. Zheng, Wei; Wu, Yun; Shiraiwa, Hidehiko; Ramsbey, Mark T.; Kamal, Tazrien, Memory device having high work function gate and method of erasing same.
  89. Chen, Bomy, Memory device with discrete layers of phase change memory material.
  90. Nakazato Kazuo,GBX ; Itoh Kiyoo,JPX ; Mizuta Hiroshi,JPX ; Sato Toshihiko,GBX ; Shimada Toshikazu,JPX ; Ahmed Haroon,GBX, Memory device with improved charge storage barrier structure.
  91. Lue, Hang-Ting; Chen, Shih-Hung, Memory device, manufacturing method and operating method of the same.
  92. Klersy Patrick ; Pashmakov Boil ; Czubatyj Wolodymyr ; Kostylev Sergey ; Ovshinsky Stanford R., Memory element with energy control mechanism.
  93. Ovshinsky Standford R. ; Czubatyj Wolodymyr ; Strand David A. ; Klersy Patrick J. ; Kostylev Sergey ; Pashmakov Boil, Memory element with memory material comprising phase-change material and dielectric material.
  94. Harshfield, Steven T., Memory elements and methods for making same.
  95. Kim Ki Bum,KRX ; Yoon Tae Sik,KRX ; Kwon Jang Yeon,KRX, Memory of multilevel quantum dot structure and method for fabricating the same.
  96. Kim, Ki Bum; Yoon, Tae Sik; Kwon, Jang Yeon, Memory of multilevel quantum dot structure and method for fabricating the same.
  97. Chiang, Chien; Lee, Jong-Won; Klersy, Patrick, Metal structure for a phase-change memory device.
  98. Hoppe Eric A. (San Jose CA) Rao Ramana B. (Palo Alto CA) Mackinlay Jock (Palo Alto CA), Method and apparatus for concurrent graphical visualization of a database search and its search history.
  99. Steven T. Harshfield, Method and apparatus for forming an integrated circuit electrode having a reduced contact area.
  100. Wang,Chih Hsin, Method and apparatus for nonvolatile memory.
  101. Ha,Yong ho; Cho,Beak hyung; Yi,Ji hye, Method and driver for programming phase change memory cell.
  102. Zous,Nian Kai; Tsai,Wen Jer; Chen,Hung Yueh; Lu,Tao Cheng, Method and system for self-convergent erase in charge trapping memory cells.
  103. Cohen,Guy, Method circuit and system for read error detection in a non-volatile memory array.
  104. Tempel, Georg; Kutter, Christoph, Method for fabricating a memory cell array.
  105. Brent Gilgen, Method for fabricating a small area of contact between electrodes.
  106. Gilgen Brent, Method for fabricating a small area of contact between electrodes.
  107. Gilgen Brent, Method for fabricating a small area of contact between electrodes.
  108. Gonzalez Fernando ; Turi Raymond A., Method for fabricating an array of ultra-small pores for chalcogenide memory cells.
  109. Gonzalez Fernando N. M. ; Turi Raymond A., Method for fabricating an array of ultra-small pores for chalcogenide memory cells.
  110. Shih, Tah-Te; Lee, Chung-Yuan, Method for fabricating fine patterns of semiconductor device utilizing self-aligned double patterning.
  111. Jung, Jin Hyo, Method for fabricating flash memory device.
  112. Walker,Andrew J.; Chen,En Hsing; Nallamothu,Sucheta; Scheuerlein,Roy E.; Ilkbahar,Alper; Fasoli,Luca; Koutnetsov,Igor; Petti,Christopher, Method for fabricating programmable memory array structures incorporating series-connected transistor strings.
  113. Chen, Chun; Blalock, Guy; Wolstenholme, Graham; Prall, Kirk, Method for forming a floating gate memory with polysilicon local interconnects.
  114. Fan,Zhaohui; Belov,Nickolai, Method for forming patterned media for a high density data storage device.
  115. Ahn, Kie Y.; Forbes, Leonard, Method for forming single electron resistor memory.
  116. Choi,Suk Hun; Son,Yoon Ho; Cho,Sung Lae; Park,Joon Sang, Method for forming small features in microelectronic devices using sacrificial layers.
  117. Lung,Hsiang Lan, Method for making a self-converged void and bottom electrode for memory cell.
  118. Chen, Shih-Hung; Lue, Hang-Ting; Lee, Hong-Ji; Yang, Chin-Cheng, Method for making multilayer connection structure.
  119. Lowrey, Tyler; Klersy, Patrick; Hudgens, Stephen J.; Maimon, Jon, Method for making programmable resistance memory element.
  120. Maimon, Jon; Pomerene, Andrew, Method for making programmable resistance memory element using silylated photoresist.
  121. Maimon, Jon; Klersy, Patrick, Method for making small pore for use in programmable resistance memory element.
  122. Quinn, Robert M., Method for manufacturing contacts for a Chalcogenide memory device.
  123. Huang Chong-Jen,TWX ; Chen Hsin-Huei,TWX ; Liu Lenvis,TWX ; Wang Tony,TWX ; Chiou Frank,TWX, Method for manufacturing flash memory device with dual floating gates and two bits per cell.
  124. Rodgers, John C.; Maimon, Jon D., Method for manufacturing sidewall contacts for a chalcogenide memory device.
  125. Sandhu Gurtej S. ; Reinberg Alan R., Method for optimal crystallization to obtain high electrical performance from chalcogenides.
  126. Pei-Ren Jeng TW; Shu Li Wu TW, Method for planarizing a flash memory device.
  127. Wenge Yang ; Lewis Shen, Method for trimming a photoresist pattern line for memory gate etching.
  128. Chang Yao Wen,TWX ; Tsai Wen Jer,TWX ; Lu Tao Cheng,TWX, Method of controlling multi-state NROM.
  129. Gilbert, Stephen R.; Summerfelt, Scott; Colombo, Luigi, Method of enhancing adhesion of a conductive barrier layer to an underlying conductive plug and contact for ferroelectric applications.
  130. Babcock, Jeff A; Mirgorodski, Yuri; Lavrovskaya, Natalia; Desai, Saurabh, Method of enhancing charge storage in an E2PROM cell.
  131. Harshfield, Steven T., Method of forming a contact structure in a semiconductor device.
  132. Steven T. Harshfield, Method of forming a contact structure in a semiconductor device.
  133. Lage Craig S. (Austin TX), Method of forming a ferromagnetic memory device.
  134. Sandhu Gurtej S., Method of forming a polysilicon diode and devices incorporating such diode.
  135. Harshfield Steven T., Method of making an integrated circuit electrode having a reduced contact area.
  136. Williams John David, Method of making an interconnect using a tungsten hard mask.
  137. Zahorik Russell C. ; Reinberg Alan R., Method of making chalogenide memory device.
  138. Tseng Horng-Huei,TWX, Method of making increased surface area, storage node electrode, with narrow spaces between polysilicon columns.
  139. Wolstenholme Graham R. ; Gonzalez Fernando ; Zahorik Russell C., Method of making memory cell incorporating a chalcogenide element.
  140. Lin Ruei-Ling,TWX ; Hsu Ching-Hsiang,TWX ; Liang Mong-Song,TWX, Method of making monos flash memory for multi-level logic.
  141. Huang Chin-Yi,TWX ; Chen Huei Huarng,TWX ; Chang Yun,TWX ; Pan Samuel C.,TWX, Method of making nonvolatile memory devices having reduced resistance diffusion regions.
  142. Mohsen Amr M. (Saratoga CA) Hamdy Esmat Z. (Fremont CA) McCollum John L. (Saratoga CA), Method of making programmable low impedance interconnect diode element.
  143. Wolstenholme Graham R. ; Harshfield Steven T. ; Turi Raymond A. ; Gonzalez Fernando ; Blalock Guy T. ; Park Donwon, Method of making small pores defined by a disposable internal spacer for use in chalcogenide memories.
  144. Linliu Kung (Taipei TWX) Jeng Erik Syangywan (Taipei TWX) Yen Tzu-Shih (Taipei TWX), Method of manufacturing a DRAM cell having a double-crown capacitor using polysilicon and nitride spacers.
  145. Rathor, Manuj; Ramkumar, Krishnaswamy; Jenne, Fred; Lancaster, Loren, Method of manufacturing a dielectric layer for a silicon-oxide-nitride-oxide-silicon (SONOS) type devices.
  146. Ishii Tetsuo (Fujisawa JPX), Method of manufacturing a field effect transistor device having a multilayer gate electrode.
  147. Tseng, Horng-Huei, Method of manufacturing a high coupling ratio stacked gate flash memory with an HSG-SI layer.
  148. Chang,Heon Yong; Park,Hae Chan; Hong,Suk Kyoung, Method of manufacturing a phase change RAM device utilizing reduced phase change current.
  149. Maeda, Shigenobu, Method of manufacturing a semiconductor memory device.
  150. Hellig, Kay; Aminpur, Massud, Method of manufacturing multi-level contacts by sizing of contact sizes in integrated circuits.
  151. Lung, Hsiang-Lan, Method of manufacturing self-aligned, programmable phase change memory.
  152. Schleifer Arthur ; Tom-Moy May, Method of producing oligonucleotide arrays with features of high purity.
  153. Fan, Tso-Hung; Lu, Tao-Cheng; Pan, Samuel; Wang, Ta-Hui, Method of programming and erasing a SNNNS type non-volatile memory cell.
  154. Li Xiao-Yu ; Mehta Sunil D., Method of programming and erasing an EEPROM device under an elevated temperature and apparatus thereof.
  155. Lowrey Tyler ; Wicker Guy C. ; Pashmakov Boil ; Klersy Patrick J. ; Kostylev Sergey A. ; Czubatyj Wolodymyr, Method of programming phase-change memory element.
  156. Fuh-Cheng Jong TW; Kent Kuohua Chang TW, Method of reading two-bit memories of NROM cell.
  157. Huang, Yai-Yei; Fan, Yuh-Da, Method of removing metal etching residues following a metal etchback process to improve a CMP process.
  158. Chiang, Chien; Wicker, Guy C., Method to enhance performance of thermal resistor device.
  159. Chien Chiang ; Guy C. Wicker, Method to enhance performance of thermal resistor device.
  160. Lee,Se Ho; Hwang,Young Nam, Methods for fabrication for phase-changeable memory devices having phase-changeable material regions with lateral contacts.
  161. Furukawa,Toshiharu; Hakey,Mark Charles; Holmes,Steven J.; Horak,David V.; Koburger, III,Charles W.; Lam,Chung Hon, Methods for forming uniform lithographic features.
  162. Toyama, Fumiaki, Mirror bit memory device applying a gate voltage alternately to gate.
  163. Hamann,Hendrik F.; Lam,Chung Hon; Steen,Michelle Leigh; Wong,Hon Sum Philip, Multi-bit phase change memory cell and multi-bit phase change memory including the same, method of forming a multi-bit phase change memory, and method of programming a multi-bit phase change memory.
  164. Yang, Jean Yee-Mei; Wu, Yider, Multi-bit silicon nitride charge-trapping non-volatile memory cell.
  165. Hirotomo Miura JP; Yasuo Sato JP, Multi-level type nonvolatile semiconductor memory device.
  166. Ovshinsky Stanford R., Multibit single cell memory element having tapered contact.
  167. Ovshinsky Stanford R. (Bloomfield Hills MI), Multibit single cell memory element having tapered contact.
  168. Li,Chien Ming; Wang,Wen Han; Shen,Kuei Hung, Multilevel phase-change memory element and operating method.
  169. Hudgens, Stephen J.; Lowrey, Tyler A.; Klersy, Patrick J., Multiple layer phase-change memory.
  170. Hudgens, Stephen J.; Lowrey, Tyler A.; Klersy, Patrick J., Multiple layer phrase-change memory.
  171. Park, Jae Kwan; Kim, Ki Nam; Jung, Soon Moon, NAND-type non-volatile memory devices having a stacked structure.
  172. Yuan, Jack H.; Haskell, Jacob, Non-volatile memory cell array having discontinuous source and drain diffusions contacted by continuous bit line conductors and methods of forming.
  173. Lue,Hang Ting, Non-volatile memory cells, memory arrays including the same and methods of operating cells and arrays.
  174. Hyun, Jae-woong; Park, Kyu-charn; Park, Yoon-dong; Kim, Won-joo; Jin, Young-gu; Kim, Suk-pil; Cho, Kyoung-Iae; Lee, Jung-hoon; Song, Seung-hwan, Non-volatile memory device and method of operating the same.
  175. DeKeersmaecker Roger F. (Cronton-on-Hudson NY) DiMaria Donelli J. (Mt. Kisco NY) Young Donald R. (Ossining NY), Non-volatile memory devices fabricated from graded or stepped energy band gap insulator MIM or MIS structure.
  176. DeKeersmaecker Roger F. (Herent NY BEX) DiMaria Donelli J. (Ossining NY) Young Donald R. (Ossining NY), Non-volatile memory devices fabricated from graded or stepped energy band gap insulator MIM or MIS structure.
  177. Pascucci,Luigi; Rolandi,Paolo, Non-volatile memory electronic device with NAND structure being monolithically integrated on semiconductor.
  178. Tanaka, Hideyuki; Morimoto, Kiyoshi, Non-volatile memory with phase-change recording layer.
  179. Brubaker, Matthew D.; Paz de Araujo, Carlos A.; Celinska, Jolanta, Non-volatile resistance switching memories and methods of making same.
  180. Ooishi,Tsukasa, Non-volatile semiconductor memory device allowing shrinking of memory cell.
  181. Sato Nobuyuki (Tokorozawa JPX) Uchiumi Kyotake (Tokyo JPX) Nabetani Shinji (Tokyo JPX) Uchida Ken (Higashiyamato JPX), Nonvolatile MNOS memory.
  182. Pinnow,Cay Uwe; Gutsche,Martin; Seidl,Harald; Happ,Thomas, Nonvolatile integrated semiconductor memory.
  183. Liao, Yi Ying, Nonvolatile memory array having modified channel region interface.
  184. Yeh,Chih Chieh; Chen,Hung Yueh; Liao,Yi Ying; Tsai,Wen Jer; Lu,Tao Cheng, Nonvolatile memory cell and operating method.
  185. Ogura Seiki ; Hayashi Yutaka,JPX, Nonvolatile memory cell, method of programming the same and nonvolatile memory array.
  186. Walker, Andrew J.; Johnson, Mark G.; Knall, N. Johan; Kouznetsov, Igor G.; Petti, Christopher J., Nonvolatile memory on SOI and compound semiconductor substrates and method of fabrication.
  187. Fuji,Yukio; Asano,Isamu; Kawagoe,Tsuyoshi; Nakai,Kiyoshi, Nonvolatile semiconductor memory device and phase change memory device.
  188. Takahashi, Satoshi; Yamashita, Minoru, Nonvolatile semiconductor memory device programming second dynamic reference cell according to threshold value of first dynamic reference cell.
  189. Kiyotoshi, Masahiro, Nonvolatile semiconductor storage device and method for manufacturing same.
  190. Mizukami, Makoto; Arai, Fumitaka, Nonvolatile semiconductor storage device, and method for controlling nonvolatile semiconductor storage device.
  191. Chae, Soo-doo; Kim, Ju-hyung; Kim, Chung-woo; Chae, Hee-soon; Ryu, Won-il, Nonvolatile silicon/oxide/nitride/silicon/nitride/oxide/silicon memory.
  192. Chien, Wei-Chih; Chen, Yan-Ru; Chen, Yi-Chou, Nonvolatile stacked nand memory.
  193. Cannon, Ethan H.; Strong, Alvin W., On-chip heater and methods for fabrication thereof and use thereof.
  194. Cannon, Ethan H.; Strong, Alvin W., On-chip heater and methods for fabrication thereof and use thereof.
  195. Wu,Chao I, Operation scheme for programming charge trapping non-volatile memory.
  196. Wu,Chao I, Operation scheme for programming charge trapping non-volatile memory.
  197. Lue,Hang Ting; Shih,Yen Hao; Hsieh,Kuang Yeu; Lee,Ming Hsiu; Wu,Chao I; Hsu,Tzu Hsuan, Operation scheme for spectrum shift in charge trapping non-volatile memory.
  198. Lue,Hang Ting; Shih,Yen Hao; Hsieh,Kuang Yeu, Operation scheme with charge balancing erase for charge trapping non-volatile memory.
  199. Shih,Yen Hao, Operation scheme with charge balancing for charge trapping non-volatile memory.
  200. Shih,Yen Hao; Lue,Hang Ting, Operation scheme with high work function gate and charge balancing for charge trapping non-volatile memory.
  201. Tenne Reshef,ILX ; Hodes Gary,ILX ; Margulis Lev,ILX, Oriented polycrystalline thin films of transition metal chalcogenides.
  202. Li, Calvin K.; Knall, N. Johan; Vyvoda, Michael A.; Cleeves, James M.; Subramanian, Vivek, Patterning three dimensional structures.
  203. Zhang, Guobiao, Peripheral circuits of electrically programmable three-dimensional memory.
  204. Lee, Heon; Lazaroff, Dennis; Meyer, Neal; Ellenson, Jim; Kramer, Ken; Ulmer, Kurt; Pursalan, David; Fricke, Peter; Koll, Andrew; Brockin, Andy Van, Phase change material electronic memory structure and method for forming.
  205. Lai, Stefan K., Phase change material memory device.
  206. Lai, Stefan K., Phase change material memory device.
  207. Lowrey, Tyler A., Phase change material memory device.
  208. Johnson, Brian G.; Dennison, Charles H., Phase change memory.
  209. Iwasaki,Tomio; Moriya,Hiroshi; Matsuoka,Hideyuki; Takaura,Norikatsu, Phase change memory and phase change recording medium.
  210. Dodge,Rick K.; Ottogalli,Federica; Buda,Egidio; Ferraro,Marco, Phase change memory bits reset through a series of pulses of increasing amplitude.
  211. Happ,Thomas, Phase change memory cell defined by a pattern shrink material process.
  212. Lung, Hsiang Lan; Chen, Chieh-Fang, Phase change memory cell with filled sidewall memory element and method for fabricating the same.
  213. Happ,Thomas, Phase change memory cell with high read margin at low power operation.
  214. Breitwisch, Matthew J.; Lam, Chung Hon; Philipp, Jan Boris; Rossnagel, Stephen M.; Schrott, Alejandro Gabriel, Phase change memory cell with limited switchable volume.
  215. Breitwisch, Matthew J.; Lam, Chung H.; Lung, Hsiang-Lan; Rajendran, Bipin; Schrott, Alejandro G.; Zhu, Yu, Phase change memory device and method of manufacture.
  216. Wang,Chao Hsiung; Lai,Li Shyue; Tang,Denny; Lin,Wen Chin, Phase change memory device and method of manufacture thereof.
  217. Chen, Bomy, Phase change memory device employing thermally insulating voids.
  218. Chen,Bomy, Phase change memory device employing thermally insulating voids and sloped trench, and a method of making same.
  219. Dennison, Charles H., Phase change memory device on a planar composite layer.
  220. Lin, Yung-Fa; Wang, Te-Chun, Phase change memory devices and methods for fabricating the same.
  221. Lee,Se Ho; Hwang,Young Nam, Phase change memory devices having phase change area in porous dielectric layer.
  222. Kim,Young tae; Hwang,Young nam; Kim,Tai kyung; Chung,Won young; Lee,Keun ho, Phase change memory devices including memory elements having variable cross-sectional areas.
  223. Kang,Hee Bok, Phase change resistor cell and nonvolatile memory device using the same.
  224. Wyeth, N. Convers; Green, Albert M., Phase change switches and circuits coupling to electromagnetic waves containing phase change switches.
  225. Idehara, Tomoyuki, Phase change-type memory element and process for producing the same.
  226. Ha,Yongho; Yi,Jihye; Kim,Hyunjo, Phase changeable memory cells.
  227. Horii, Hideki; Joo, Suk-Ho; Yi, Ji-Hye, Phase changeable memory device structures.
  228. Hideki,Horii; Park,Jeong hee, Phase changeable memory devices.
  229. Dennison, Charles, Phase-change memory bipolar array utilizing a single shallow trench isolation for creating an individual active area region for two memory array elements and one bipolar base contact.
  230. Sun, Jonathan Zanhong; Raoux, Simone; Wichramasinghe, Hemantha, Phase-change memory cell and method of fabricating the phase-change memory cell.
  231. Hwang,Young Nam; Kim,Young Tae, Phase-change memory devices.
  232. Yi, Ji-hye; Hideki, Horii; Ha, Yong-ho, Phase-change memory devices with a self-heater structure.
  233. Jeong,Chang Wook; Lee,Su Youn; Jeong,Won Cheol; Park,Jae Hyun; Ahn,Su Jin; Yeung,Fai, Phase-change random access memory device and method of operating the same.
  234. Lung,Hsiang Lan, Pipe shaped phase change memory.
  235. Lue, Hang-Ting, Plane decoding method and device for three dimensional memories.
  236. Lindley Roger A. ; Fong Henry ; Kim Yunsang ; Komatsu Takehito,JPX ; Joshi Ajey M. ; Pu Bryan Y. ; Shan Hongqing, Plasma pretreatment of photoresist in an oxide etch process.
  237. Wolstenholme Graham R. ; Ireland Philip J., Polysilicon pillar diode for use in a non-volatile memory cell.
  238. Jones, Mark L.; Barnett, Gregory A., Process and method for continuous, non lot-based integrated circuit manufacturing.
  239. El Hajji Noureddine,FRX, Process for controlling the read circuit of a memory plane and corresponding memory device.
  240. Cote Donna R. (Poughquag NY) Stanasolovich David (Wappingers Falls NY) Warren Ronald A. (Essex Junction VT), Process for fabricating self-aligned contact studs for semiconductor structures.
  241. Schoenborn Philippe ; Haywood John, Process for forming photoresist mask over integrated circuit structures with critical dimension control.
  242. Kaga Toru (Saitama JPX) Kawamoto Yoshifumi (Kanagawa JPX) Sunami Hideo (Tokyo JPX), Process for manufacturing vertical dynamic random access memories.
  243. Overman Steven D., Process for removing selenium from refinery process water and waste water streams.
  244. Bruel Michel (Veurey FRX), Process for the production of thin semiconductor material films.
  245. Holmberg Scott (Milford MI) Flasck Richard A. (Rochester MI), Programmable cell for use in programmable electronic arrays.
  246. Gilton, Terry L., Programmable conductor memory cell structure.
  247. Gilton,Terry L., Programmable conductor memory cell structure and method therefor.
  248. Lin, Yu-Yu; Lee, Feng-Ming; Chen, Yi-Chou, Programmable metallization cell with ion buffer layer.
  249. Michael N. Kozicki, Programmable microelectronic devices and method of forming and programming same.
  250. Lowrey Tyler ; Wicker Guy C., Programmable resistance memory arrays with reference cells.
  251. Maimon, Jon, Programmable resistance memory element.
  252. Ho, ChiaHua; Lai, Erh Kun; Hsieh, Kuang Yeu, Programmable resistive RAM and manufacturing method.
  253. Kozicki,Michael N., Programmable structure, an array including the structure, and methods of forming the same.
  254. Venkataraman,Balasubramanian; Javanifard,Jahanshir; Dodge,Richard K.; Johnson,Brian G.; Ahmed,Muneer; Giduturi,Hari, Providing current for phase change memories.
  255. Yeh, Chih Chieh; Tsai, Wen Jer, Recessed shallow trench isolation.
  256. Gopalakrishnan,Kailash, Rectifying element for a crosspoint based memory array architecture.
  257. Dennison, Charles H.; Wang, Alice T.; Chaturbhai, Patel Kanaiyalal; Chow, Jenn C., Reduced area intersection between electrode and programming element.
  258. Dennison, Charles H.; Wicker, Guy C.; Lowrey, Tyler A.; Hudgens, Stephen J.; Chiang, Chien; Xu, Daniel, Reduced area intersection between electrode and programming element.
  259. Guy C. Wicker, Reduced contact area of sidewall conductor.
  260. Wicker, Guy C., Reduced contact area of sidewall conductor.
  261. Chen, Shih-Hung; Lue, Hang-Ting, Reduced number of masks for IC device with stacked contact levels.
  262. Xu, Daniel; Chiang, Chien, Reducing shunts in memories with phase-change material.
  263. Papadas Constantin,FRX, Remanent memory device.
  264. Bronner, Gary B.; Li, Ming; Mullen, Donald R.; Ware, Frederick; Donnelly, Kevin S., Repairing defects in a nonvolatile semiconductor memory device utilizing a heating element.
  265. Burr,Geoffrey W.; Kothandaraman,Chandrasekharan; Lam,Chung Hon; Liu,Xiao Hu; Rossnagel,Stephen M.; Tyberg,Christy S.; Wisnieff,Robert L., Reprogrammable fuse structure and method.
  266. Toda, Haruki; Kubo, Koichi, Resistance change memory device.
  267. Toda,Haruki; Kubo,Koichi, Resistance change memory device.
  268. Toda,Haruki; Kubo,Koichi, Resistance change memory device having a variable resistance element formed of a first and second composite compound for storing a cation.
  269. Lai, Erh-Kun; Ho, ChiaHua; Hsieh, Kuang Yeu, Resistor random access memory cell device.
  270. Nishida,Akio; Yoshida,Yasuko; Ikeda,Shuji, SRAM having an improved capacitor.
  271. Wu, Ching-Yuan, Scalable multi-bit flash memory cell and its memory array.
  272. Mohsen Amr M. (Saratoga CA) Hamdy Esmat Z. (Fremont CA) McCollum John L. (Saratoga CA), Selectively formable vertical diode circuit element.
  273. Jones, Robert E.; Barron, Carole C.; Luckowski, Eric D.; Melnick, Bradley M., Self-aligned magnetic clad write line and its method of formation.
  274. Wu, Zhiqiang, Self-aligned resistive plugs for forming memory cell with phase change material.
  275. Lung,Hsiang Lan, Self-aligned small contact phase-change memory method and device.
  276. Lung, Hsiang-Lan, Self-aligned, programmable phase change memory.
  277. Chan I-Chuin Peter ; Qian Feng Frank ; Wang Hsingya Arthur, Self-convergence of post-erase threshold voltages in a flash memory cell using transient response.
  278. Chan I-Chuin Peter ; Qian Feng Frank ; Wang Hsingya Arthur, Self-convergence of post-erase threshold voltages in a flash memory cell using transient response.
  279. Silvestri,Paul, Self-identifying stacked die semiconductor components.
  280. Ohba, Ryuji, Semiconductor device.
  281. Osada,Kenichi; Itoh,Kiyoo, Semiconductor device.
  282. Osada,Kenichi; Itoh,Kiyoo, Semiconductor device.
  283. Osada,Kenichi; Kawahara,Takayuki, Semiconductor device.
  284. Yoshii, Shigeo; Morimoto, Kiyoshi; Morita, Kiyoyuki; Sorada, Haruyuki, Semiconductor device.
  285. Muramatsu Satoru,JPX, Semiconductor device and manufacturing method therefor.
  286. Jenne, Fred; Lancaster, Loren Thomas, Semiconductor device having silicon-rich layer and method of manufacturing such a device.
  287. Ilkbahar, Alper; Scheuerlein, Roy; Walker, Andrew J.; Fasoli, Luca, Semiconductor device with localized charge storage dielectric and method of making same.
  288. Noguchi, Mitsuhiro; Goda, Akira; Tanaka, Masayuki, Semiconductor memory.
  289. Takeuchi Kiyoshi (Tokyo JPX), Semiconductor memory.
  290. Matsuoka,Hideyuki; Itoh,Kiyoo; Terao,Motoyasu; Hanzawa,Satoru; Sakata,Takeshi, Semiconductor memory cell and method of forming same.
  291. Lee,Jung hyun; Park,Young soo; Lee,Won tae, Semiconductor memory device and method of fabricating the same.
  292. Oh,Hyung Rok; Cho,Baek Hyung; Kwak,Choong Keun, Semiconductor memory device capable of compensating for leakage current.
  293. Arai, Fumitaka; Shirota, Riichiro; Mizukami, Makoto, Semiconductor memory device including pillar-shaped semiconductor layers and a method of fabricating the same.
  294. Ozawa Takanori (Kyoto JPX) Shimoji Noriyuki (Kyoto JPX), Semiconductor memory trap film assembly having plural laminated gate insulating films.
  295. Tanabe Nobuhiro (Tokyo JPX), Semiconductor memory with oblique folded bit-line arrangement.
  296. Shimoji Noriyuki (c/o Rohm Co. ; Ltd. ; 21 ; Saiin Mizosaki-cho Ukyo-ku ; Kyoto ; 615 JPX) Ozawa Takanori (c/o Rohm Co. ; Ltd. ; 21 ; Saiin Mizosaki-cho Ukyo-ku ; Kyoto ; 615 JPX) Nakao Hironobu (c/o, Semiconductor nonvolatile memory with wide memory window and long data retention time.
  297. Ohba, Ryuji; Koga, Junji; Uchida, Ken, Semiconductor storage element.
  298. Happ,Thomas; Breitwisch,Matthew J.; Lung,Hsiang Lang, Sense circuit for resistive memory.
  299. Raitter, James S., Sequential unique marking.
  300. Lyons Christopher F. ; Templeton Michael K. ; Early Kathleen R., Sidewall formation for sidewall patterning of sub 100 nm structures.
  301. Campbell,Kristy A.; Moore,John T., Silver-selenide/chalcogenide glass stack for resistance variable memory.
  302. Siek David D., Single digit line with cell contact interconnect.
  303. Lowrey, Tyler A.; Gill, Manzur, Single level metal memory cell using chalcogenide cladding.
  304. Lung,Hsiang Lan; Liu,Rich; Chen,Yi Chou; Chen,Shih Hung, Single-mask phase change memory element.
  305. Reinberg Alan R. ; Zahorik ; deceased Russell C., Small electrode for a chalcogenide switching device and method for fabricating same.
  306. Reinberg Alan R. ; Zahorik Russell C., Small electrode for a chalcogenide switching device and method for fabricating same.
  307. Russell C. Zahorik, Small electrode for chalcogenide memories.
  308. Wolstenholme Graham R. ; Harshfield Steven T. ; Turi Raymond A. ; Gonzalez Fernando ; Blalock Guy T. ; Park Donwon, Small pores defined by a disposable internal spacer for use in chalcogenide memories.
  309. Lung,Hsiang Lan, Spacer chalcogenide memory device.
  310. Lung,Hsiang Lan, Spacer chalcogenide memory method.
  311. Lung, Hsiang Lan, Spacer chalcogenide memory method and device.
  312. Yamada Katsuyuki,JPX ; Iwasaki Hiroko,JPX ; Ide Yukio,JPX ; Harigaya Makoto,JPX ; Kageyama Yoshiyuki,JPX ; Deguchi Hiroshi,JPX ; Takahashi Masaetsu,JPX ; Hayashi Yoshitaka,JPX, Sputtering target, method of producing the target, optical recording medium fabricated by using the sputtering target, and method of fabricating the optical recording medium.
  313. Lung,Hsiang Lan, Stacked bit line dual word line nonvolatile memory.
  314. Koh Chao-Ming (Hsinchu TWX), Stacked dram poly plate capacitor.
  315. Lai, Erh-Kun; Lue, Hang-Ting; Hsieh, Kuang Yeu, Stacked non-volatile memory device and methods for fabricating the same.
  316. Lai, Erh-Kun; Lue, Hang-Ting; Hsieh, Kuang-Yeu, Stacked non-volatile memory device and methods for fabricating the same.
  317. Lai,Erh Kun; Lue,Hang Ting; Hsieh,Kuang Yeu, Stacked thin film transistor, non-volatile memory devices and methods for fabricating the same.
  318. Mandelman, Jack A.; Gluschenkov, Oleg; Radens, Carl J., Structure and method for MOSFET with metallic gate electrode.
  319. Khouri,Osama; Pollaccia,Giorgio; Pellizzer,Fabio, Sublithographic contact structure, in particular for a phase change memory cell, and fabrication process thereof.
  320. Casagrande, Giulio; Bez, Roberto; Pellizzer, Fabio, Sublithographic contact structure, phase change memory cell with optimized heater shape, and manufacturing method thereof.
  321. Lung,Hsiang Lan, Thermal isolation for an active-sidewall phase change memory cell.
  322. Subramanian, Vivek; Cleeves, James M.; Knall, N. Johan; Li, Calvin K.; Vyvoda, Michael A., Thermal processing for three dimensional circuits.
  323. Lue, Hang-Ting; Chen, Chih-Ping; Hsieh, Chih-Chang; Hsiao, Yi-Hsuan, Thermally assisted dielectric charge trapping flash.
  324. Lung,Hsiang Lan, Thermally contained/insulated phase change memory device and method (combined).
  325. Lung, Hsiang Lan; Chen, Shih Hung, Thin film fuse phase change RAM and manufacturing method.
  326. Lung,Hsiang Lan; Chen,Shih Hung, Thin film fuse phase change RAM and manufacturing method.
  327. Chen, Shih Hung; Lung, Hsiang Lan, Thin film plate phase change RAM circuit and manufacturing method.
  328. Chen,Shih Hung; Lung,Hsiang Lan, Thin film plate phase change ram circuit and manufacturing method.
  329. Mahajani, Maitreyee; Walker, Andrew J., Thin film transistor with metal oxide layer and method of making same.
  330. Klersy Patrick J. (Madison Heights MI) Jablonski David C. (Waterford MI) Ovshinsky Stanford R. (Bloomfield Hills MI), Thin-film structure for chalcogenide electrical switching devices and process therefor.
  331. Tyler Lowrey, Three-dimensional (3D) programmable device.
  332. Samachisa, George, Three-dimensional array of re-programmable non-volatile memory elements having vertical bit lines.
  333. Fasoli, Luca; Samachisa, George, Three-dimensional array of re-programmable non-volatile memory elements having vertical bit lines and a double-global-bit-line architecture.
  334. Gonzalez Fernando ; Turi Raymond A. ; Wolstenholme Graham R. ; Ingalls Charles L., Three-dimensional container diode for use with multi-state material in a non-volatile memory cell.
  335. Cleeves,James M., Three-dimensional memory.
  336. Cleeves,James M., Three-dimensional memory.
  337. Knall, N. Johan; Johnson, Mark, Three-dimensional memory array and method of fabrication.
  338. N. Johan Knall ; Mark Johnson, Three-dimensional memory array and method of fabrication.
  339. Choi, Eun-Seok, Three-dimensional nonvolatile memory device and method for fabricating the same.
  340. Toda, Haruki, Three-dimensional programmable resistance memory device with a read/write circuit stacked under a memory cell array.
  341. Rinerson, Darrell; Brewer, Julie Casperson; Chevallier, Christophe J.; Kinney, Wayne; Lambertson, Roy; Schloss, Lawrence, Threshold device for a memory array.
  342. Chen,Yi Chou; Tsai,Wen Jer; Lu,Chih Yuan, Transistor-free random access memory.
  343. Hsu,Chia Lun; Liu,Mu Yi, Trapping storage flash memory cell structure with inversion source and drain regions.
  344. Stipe, Barry C., Tree-structure memory device.
  345. Eitan Boaz,ILX, Two bit non-volatile electrically erasable and programmable semiconductor memory cell utilizing asymmetrical charge trapping.
  346. Lowrey, Tyler A.; Dennison, Charles H., Utilizing atomic layer deposition for programmable device.
  347. Lung,Hsiang Lan, Vacuum jacket for phase change memory element.
  348. Lung,Hsiang Lan, Vacuum jacketed electrode for phase change memory element.
  349. Forbes,Leonard, Vertical NAND flash memory device.
  350. Tsutsumi Kazuhito (Hyogo-ken JPX), Vertical field effect transistor with a trench structure.
  351. Johnson Mark G. ; Lee Thomas H. ; Subramanian Vivek ; Farmwald P. Michael ; Cleeves James M., Vertically stacked field programmable nonvolatile memory and method of fabrication.
  352. Johnson Mark G. ; Lee Thomas H. ; Subramanian Vivek ; Farmwald Paul Michael ; Cleeves James M., Vertically stacked field programmable nonvolatile memory and method of fabrication.
  353. Mark G. Johnson ; Thomas H. Lee ; Vivek Subramanian ; P. Michael Farmwald ; James M. Cleeves, Vertically stacked field programmable nonvolatile memory and method of fabrication.
  354. Mark G. Johnson ; Thomas H. Lee ; Vivek Subramanian ; Paul Michael Farmwald ; James M. Cleeves, Vertically stacked field programmable nonvolatile memory and method of fabrication.
  355. Ramsbey Mark ; Sobek Daniel ; Trispas Nicholas H., Viable memory cell formed using rapid thermal annealing.
  356. Gallagher William Joseph ; Scheuerlein Roy Edwin, Voltage biasing for magnetic ram with magnetic tunnel memory cells.
  357. Scheuerlein,Roy E., Word line arrangement having multi-layer word line segments for three-dimensional memory array.
  358. Gieseke, Bruce Alan; McGee, William A.; Milic-Strkalj, Ognjen, Wordline latching in semiconductor memories.
  359. Cho, Beak-Hyung; Kwak, Choong-Keun, Write driver circuit in phase change memory device and method for applying write current.

이 특허를 인용한 특허 (1)

  1. Lai, Erh-Kun; Lung, Hsiang-Lan, Memory device and method for fabricating the same.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로