최소 단어 이상 선택하여야 합니다.
최대 10 단어까지만 선택 가능합니다.
다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
NTIS 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
DataON 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Edison 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Kafe 바로가기국가/구분 | United States(US) Patent 등록 |
---|---|
국제특허분류(IPC7판) |
|
출원번호 | US-0267493 (2014-05-01) |
등록번호 | US-9559113 (2017-01-31) |
발명자 / 주소 |
|
출원인 / 주소 |
|
대리인 / 주소 |
|
인용정보 | 피인용 횟수 : 1 인용 특허 : 359 |
A memory device includes an array of strings of memory cells. The device includes a plurality of stacks of conductive strips separated by insulating material, including at least a bottom plane of conductive strips, a plurality of intermediate planes of conductive strips, and a top plane of conductiv
A memory device includes an array of strings of memory cells. The device includes a plurality of stacks of conductive strips separated by insulating material, including at least a bottom plane of conductive strips, a plurality of intermediate planes of conductive strips, and a top plane of conductive strips. A plurality of vertical active strips is formed between the plurality of stacks. Charge storage structures are formed in interface regions at cross-points between side surfaces of the conductive strips in the plurality of intermediate planes and the vertical active strips in the plurality of vertical active strips. Gate dielectric, having a different composition than the charge storage structures, is formed in interface regions at cross-points between the vertical active strips and side surfaces of the conductive strips in at least one of the top plane of conductive strips and the bottom plane of conductive strips.
1. A memory device including an array of strings of memory cells, comprising: a plurality of stacks of conductive strips separated by insulating material, including at least a bottom plane of conductive strips, a plurality of intermediate planes of conductive strips, and a top plane of conductive st
1. A memory device including an array of strings of memory cells, comprising: a plurality of stacks of conductive strips separated by insulating material, including at least a bottom plane of conductive strips, a plurality of intermediate planes of conductive strips, and a top plane of conductive strips;a plurality of vertical active strips between the plurality of stacks;charge storage structures in interface regions at cross-points between side surfaces of the conductive strips in the plurality of intermediate planes in the stacks and the vertical active strips in the plurality of vertical active strips; andgate dielectric, having a different composition than the charge storage structures, in interface regions at cross-points between and contacting the vertical active strips in the plurality of vertical active strips and side surfaces of the conductive strips in the top plane of conductive strips,wherein the insulating material separating conductive strips in the stacks of conductive strips contacts vertical active strips in the plurality of vertical active strips, andwherein conductive strips in at least one of the bottom plane and the top plane have different material than conductive strips in the plurality of intermediate planes. 2. The memory device of claim 1, comprising silicide formations on top of and in contact with the top plane of conductive strips. 3. The memory device of claim 1, comprising spacers to isolate the vertical active strips from silicide formations on top of and in contact with the top plane of conductive strips, and silicide formations on top of the vertical active strips. 4. The memory device of claim 1, wherein the gate dielectric comprises a layer of silicon oxide material and is thinner than the charge storage structures. 5. The memory device of claim 1, wherein a reference conductor is disposed in a level between the bottom plane of conductive strips and an integrated circuit substrate, and connected to the plurality of vertical active strips. 6. The memory device of claim 5, wherein the reference conductor includes N+ doped semiconductor material. 7. The memory device of claim 1, further including charge storage structures between conductive strips within a stack in the stacks of conductive strips and insulating material separating the conductive strips. 8. The memory device of claim 7, wherein said charge storage structures between conductive strips in the stacks of conductive strips and insulating material separating the conductive strips are in contact with said charge storage structures in interface regions at cross-points between side surfaces of the conductive strips in the plurality of intermediate planes in the stacks and the vertical active strips in the plurality of vertical active strips. 9. The memory device of claim 1, further comprising: said gate dielectric, having a different composition than the charge storage structures, in interface regions at cross-points between the vertical active strips in the plurality of vertical active strips and side surfaces of the conductive strips in both the top plane of conductive strips and the bottom plane of conductive strips. 10. The memory device of claim 1, wherein the charge storage structures are separated from the gate dielectric. 11. The memory device of claim 1, wherein the gate dielectric is an oxide of the material of the conductive strips in the bottom plane and in the top plane. 12. A memory device including an array of strings of memory cells, comprising: a plurality of stacks of conductive strips separated by insulating material, including at least a bottom plane of conductive strips, a plurality of intermediate planes of conductive strips, and a top plane of conductive strips;a plurality of vertical active strips between the plurality of stacks;charge storage structures in interface regions at cross-points between side surfaces of the conductive strips in the plurality of intermediate planes in the stacks and the vertical active strips in the plurality of vertical active strips; andgate dielectric, having a different composition than the charge storage structures, in interface regions at cross-points between and contacting the vertical active strips in the plurality of vertical active strips and side surfaces of the conductive strips in both the top plane of conductive strips and the bottom plane of conductive strips,wherein conductive strips in at least one of the bottom plane and the top plane have different material than conductive strips in the plurality of intermediate planes. 13. The memory device of claim 12, wherein the gate dielectric is an oxide of the material of the conductive strips in the bottom plane and in the top plane.
Copyright KISTI. All Rights Reserved.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.