Semiconductor device and method of manufacture therefor
원문보기
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
H01L-029/76
H01L-029/94
H01L-029/78
H01L-029/40
H01L-029/423
H01L-029/66
H01L-029/08
H01L-027/088
H01L-029/06
H01L-029/10
출원번호
US-0912346
(2013-08-27)
등록번호
US-9559198
(2017-01-31)
국제출원번호
PCT/IB2013/002209
(2013-08-27)
국제공개번호
WO2015/028838
(2015-03-05)
발명자
/ 주소
Stefanov, Evgueniy
de Fresart, Edouard
Dupuy, Philippe
출원인 / 주소
NXP USA, Inc.
대리인 / 주소
Jacobsen, Charlene R.
인용정보
피인용 횟수 :
1인용 특허 :
36
초록▼
A semiconductor device comprises a first contact layer, a first drift layer adjacent the first contact layer, a buried body layer adjacent the first drift layer and a second contact layer. A first vertical trench and a second vertical trench are provided, the first and second vertical trenches being
A semiconductor device comprises a first contact layer, a first drift layer adjacent the first contact layer, a buried body layer adjacent the first drift layer and a second contact layer. A first vertical trench and a second vertical trench are provided, the first and second vertical trenches being spaced with respect to each other and extending from the second contact layer to substantially beyond the buried body layer. A second drift layer is also provided and sandwiched between the buried body layer and the second contact layer.
대표청구항▼
1. A bi-directional trench field effect power transistor, comprising: a substrate with a substrate top surface;a layer stack extending over the substrate top surface, a first vertical trench and a second vertical trench being present in the layer stack, each of said first and second vertical trenche
1. A bi-directional trench field effect power transistor, comprising: a substrate with a substrate top surface;a layer stack extending over the substrate top surface, a first vertical trench and a second vertical trench being present in the layer stack, each of said first and second vertical trenches extending in a vertical direction from a top layer of the layer stack towards the substrate;a first current terminal and a second current terminal, the first current terminal being situated in said vertical direction below the second current terminal and the second current terminal being situated on or above the top layer; andan electrical path which can be selectively enabled or disabled to allow current to flow in a first direction or a second direction, opposite to the first direction, between the first current terminal and the second current terminal, the electrical path comprising: a body extending laterally between the first and second vertical trenches and vertically between said first current terminal and said second current terminal;a first drift region extending, in said vertical direction, between the body and the first current terminal;a second drift region extending, in said vertical direction, between the body and the second current terminal;wherein the first vertical trench and the second vertical trench have the same of option (a) and/or (b);option (a) being: the first and second vertical trenches extend, in said vertical direction, from said top layer beyond an upper boundary of the first drift region, and in a lateral direction parallel to the substrate top-surface electrically isolate, and define, the first drift region;option (b) being: each of said first and second vertical trenches comprising: a gate electrode in an first part of the vertical trench, the gate electrode being electrically coupled to the body, for forming, when a suitable voltage is applied to the gate, a vertical channel in the body through which a current can flow from the first drift region to the second drift region or vice versa;a lower shield plate, the shield plate being situated in a lower part of the trench, the lower part being closer to the substrate than the first part, for generating an accumulation layer in the first drift region when the lower shield plate is biased with respect to the first current terminal in a first polarity and locally reducing the electrical field density when the lower shield plate is biased with respect to the first current terminal in a second polarity; anda body-side vertical sidewall, and another vertical sidewall facing the body-side vertical sidewall, of which at least the body-side vertical sidewall is covered with a dielectric which separates the gate electrode and the shield plate from the body-side vertical sidewall, the dielectric being thicker in the first part than in the lower part. 2. A power transistor as claimed in claim 1, wherein the first and second vertical trenches each further comprise an upper shield plate for generating an accumulation layer in the second drift region when the upper shield plate is biased with respect to the second current terminal in the first polarity and reducing at least locally the electrical field density when the upper shield plate is biased with respect to the second current terminal in the second polarity. 3. A power transistor as claimed in claim 1, wherein the lower shield plate has in said vertical direction a tapered shape pointing towards the substrate. 4. A power transistor as claimed in claim 1, wherein the first and second vertical trenches extend from the top layer at least until the substrate top surface. 5. A power transistor as claimed in claim 4, wherein the vertical trenches extend into the substrate and the shield plate terminates above the substrate. 6. A power transistor as claimed in claim 1, having a current maximum of at least 2 A and/or a positive drain-source break down voltage of at least 45 V and a negative drain-source break down voltage of at least 25 V. 7. A power transistor as claimed in claim 1, comprising separate contacts connected to individually control the voltage and/or current of the gate electrode, the first current terminal, the second current terminal, and the body. 8. A power transistor as claimed in claim 7, comprising further separate contacts connected to individually control the voltage of the lower shield plate and the upper shield plate. 9. A power transistor as claimed in claim 7, wherein the voltage of the lower shield plate and/or the upper shield plate is dependent on the voltage of the second current terminal and the lower shield plate and/or the upper shield plate are connected to the second current terminal. 10. A power transistor as claimed in claim 1, comprising an elongated vertical trench enclosure which, in a plane parallel to the substrate top-surface, encloses the electrical path, the first vertical trench and the second vertical trench being part of the elongated vertical trench enclosure. 11. A power transistor as claimed in claim 1, wherein the elongated vertical trench enclosure comprises an elongated enclosing gate electrode which comprises the gate electrodes of the vertical trenches, and an elongated enclosing lower shield plate which comprises the lower shield plates of the vertical trenches, the enclosing gate electrode enclosing the body and the enclosing lower shield plate enclosing the first drift region. 12. A power transistor as claimed in claim 1, wherein the first and second drift region are of a first conductivity type having a first type of majority charge carriers, and the body is of a second conductivity type having a second type of majority charge carriers opposite to the first type. 13. A power transistor as claimed in claim 12, wherein: the first and second current terminals are of the first conductivity type;the concentration of majority charge carriers in the first current terminal is higher than in the first drift region; andthe concentration of majority charge carriers in the second current terminal is higher than in the second drift region. 14. A power transistor as claimed in claim 1, wherein the layer stack comprises a bulk layer of a base material of the first conductivity type with a concentration of majority charge carriers equal to a concentration in the first drift region or in the second drift region, the bulk layer being provided with at least one doped layer in which a doping is different than in the base material, the doped layer having the second conductivity type and/or concentration of majority charge carriers higher than the base material. 15. A power transistor as claimed in claim 14, wherein the doped layers comprise one or more of the group consisting of: a buried layer of the second conductivity type, in which the body is present,a source layer of the first conductivity type with a concentration of majority charge carriers higher than the base material, in which the source layer the second current terminal is present, the source layer being separated from the buried layer by a drift layer of the base material which the second drift region is present; anda drain layer of the first conductivity type with a concentration of majority charge carriers higher than the base material, in which the source layer the first current terminal is present, the source layer being separated from the buried layer by a drift layer of the base material in which the first drift region is present. 16. A power transistor as claimed in claim 1, wherein the substrate is of the first conductivity type, and the first current terminal is provided in the substrate. 17. A semiconductor product, comprising: a plurality of power transistors, each of the power transistors comprising: a substrate with a substrate top surface;a layer stack extending over the substrate top surface, a first vertical trench and a second vertical trench being present in the layer stack, each of said first and second vertical trenches extending in a vertical direction from a top layer of the layer stack towards the substrate;a first current terminal and a second current terminal, the first current terminal being situated in said vertical direction below the second current terminal and the second current terminal being situated on or above the top layer; andan electrical path which can be selectively enabled or disabled to allow current to flow in a first direction or a second direction, opposite to the first direction, between the first current terminal and the second current terminal, the electrical path comprising: a body extending laterally between the first and second vertical trenches and vertically between said first current terminal and said second current terminal;a first drift region extending, in said vertical direction, between the body and the first current terminal;a second drift region extending, in said vertical direction, between the body and the second current terminal;wherein the first vertical trench and the second vertical trench have the same of option (a) and/or (b);option (a) being: the first and second vertical trenches extend, in said vertical direction, from said top layer beyond an upper boundary of the first drift region, and in a lateral direction parallel to the substrate top-surface electrically isolate, and define, the first drift region;option (b) being: each of said first and second vertical trench comprising: a gate electrode in an first part of the vertical trench, the gate electrode being electrically coupled to the body, for forming, when a suitable voltage is applied to the gate, a vertical channel in the body through which a current can flow from the first drift region to the second drift region or vice versa;a lower shield plate, the shield plate being situated in a lower part of the trench, the lower part being closer to the substrate than the first part, for generating an accumulation layer in the first drift region when the lower shield plate is biased with respect to the first current terminal in a first polarity and locally reducing the electrical field density when the lower shield plate is biased with respect to the first current terminal in a second polarity; anda body-side vertical sidewall, and another vertical sidewall facing the body-side vertical sidewall, of which at least the body-side vertical sidewall is covered with a dielectric which separates the gate electrode and the shield plate from the body-side vertical sidewall, the dielectric being thicker in the first part than in the lower part;a first current electrode connected to the first current terminal of each of said power transistors;a second current electrode connected to the second current terminal of each of said power transistor; anda gate feed connected to the gate electrode of each power transistor wherein the first current electrode, second current electrode and gate feed are connectable to an external power supply. 18. A semiconductor product as claimed in claim 17, wherein the second current electrode is further connected to the shield plate of each transistor. 19. A semiconductor product as claimed in claim 17, further comprising a body electrode connectable to an external power supply and connected to the body of each of said power transistors. 20. A method of manufacturing a power transistor comprising: providing on a substrate a layer stack extending over said substrate, and providing the layer stack with a first vertical trench and a second vertical trench, each of said vertical trenches extending in a vertical direction from a top layer of the stack towards the substrate;providing a second current terminal on or above the top layer and a first current terminal, in said vertical direction, below the second current terminal; andproviding an electrical path which can be selectively enabled or disabled to allow current to flow between the first current terminal and the second current terminal, providing the electrical path comprising: providing a body between said first current terminal and said second current terminal, the body extending laterally between the first and second vertical trenches and vertically;providing a first drift region, in said vertical direction, between the body and the first current terminal; andproviding a second drift region, in said vertical direction, between the body and the second current terminal;providing each of said first and second vertical trenches with a gate electrode in a first part of the vertical trench, the gate electrode being electrically coupled to the body;providing a lower shield plate in a lower part of the trench closer to the substrate than the first part; andproviding a body-side vertical sidewall of each of the vertical trenches with a dielectric which separates the gate electrode and the shield plate from the body-side vertical sidewall, the dielectric being thicker in the first part than in the lower part.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (36)
Anderson, Samuel J.; Okada, David N., Bi-directional MOSFET power switch with single metal layer.
Williams Richard K. (Cupertino CA) Jew Kevin (Fremont CA) Chen Jun W. (Saratoga CA), Bidirectional blocking lateral MOSFET with improved on-resistance.
Williams Richard K. (Cupertino CA), Bidirectional current blocking MOSFET for battery disconnect switching including protection against reverse connected ba.
Adler Michael S. (Schenectady NY) Gray Peter V. (Schenectady NY), Bidirectional, high-speed power MOSFET devices with deep level recombination centers in base region.
Huang, Shao-Chang; Lin, Wei-Yao; Lee, Tang-Lung; Chang, Kun-Wei; Chen, Lin-Fwu; Lee, Wen-Hao; Yen, Luan-Yi; Chang, Yu-Chun, High-voltage selecting circuit which can generate an output voltage without a voltage drop.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.