최소 단어 이상 선택하여야 합니다.
최대 10 단어까지만 선택 가능합니다.
다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
NTIS 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
DataON 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Edison 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Kafe 바로가기국가/구분 | United States(US) Patent 등록 |
---|---|
국제특허분류(IPC7판) |
|
출원번호 | US-0454282 (2014-08-07) |
등록번호 | US-9568946 (2017-02-14) |
발명자 / 주소 |
|
출원인 / 주소 |
|
대리인 / 주소 |
|
인용정보 | 피인용 횟수 : 0 인용 특허 : 507 |
A microchip including an outer chamber, compartment, or bladder; an inner chamber, compartment, or bladder inside said outer chamber, compartment, or bladder; an internal sipe separating at least a part of said inner and outer chambers, compartments, or bladders, and a Faraday cage. The microchip is
A microchip including an outer chamber, compartment, or bladder; an inner chamber, compartment, or bladder inside said outer chamber, compartment, or bladder; an internal sipe separating at least a part of said inner and outer chambers, compartments, or bladders, and a Faraday cage. The microchip is configured to connect to a network of computers and includes an internal hardware firewall configured to deny access a protected portion of the microchip from the network. The sipe is formed by at least a portion of both an inner surface of the outer chamber, compartment, or bladder and an outer surface of the inner chamber, compartment, or bladder. The surface portions forming the sipe oppose each other and can move relative to each other in a sliding motion. At least a portion of an outer surface of the outer chamber, compartment, or bladder is proximate to an outer surface of the microchip.
1. A microchip comprising: at least one outer chamber, compartment, or bladder;at least one inner chamber, compartment, or bladder inside said outer chamber, compartment, or bladder;at least one internal sipe separating at least a part of said outer chamber, compartment, or bladder and at least a pa
1. A microchip comprising: at least one outer chamber, compartment, or bladder;at least one inner chamber, compartment, or bladder inside said outer chamber, compartment, or bladder;at least one internal sipe separating at least a part of said outer chamber, compartment, or bladder and at least a part of said inner chamber, compartment, or bladder;at least one Faraday cage; andsaid microchip being configured to connect to at least one network of computers, said microchip comprising at least a first internal hardware firewall configured to deny access to at least a first protected portion of said microchip from said network; and wherein said at least one internal sipe is formed by at least a portion of an inner surface of said outer chamber, compartment, or bladder and at least a portion of an outer surface of said inner chamber, compartment, or bladder; andthe inner and outer surface portions forming said at least one internal sipe oppose each other and can move relative to each other in a sliding motion; andwherein at least a portion of an outer surface of said outer chamber, compartment, or bladder is proximate to an outer surface of said microchip. 2. The microchip according to claim 1, wherein said at least one outer chamber, compartment, or bladder includes at least one said Faraday Cage. 3. The microchip according to claim 1, wherein said microchip comprises at least one general purpose microprocessor including at least two general purpose core or general purpose processing units, and wherein at least a first said core or processing unit is located within said first protected portion of said microchip that is protected by at least said first internal hardware firewall;at least a second said core or processing unit is located within a second portion of said microchip that is not protected by at least said first internal hardware firewall; andat least said second core or processing unit is separated from said first core or processing unit by at least said first internal hardware firewall and is located between at least said first internal hardware firewall and said at least one network of computers. 4. The microchip according to claim 3, wherein said microchip further comprises a master controller of the microprocessor located within said first protected portion of said microchip that is protected by at least said first internal hardware firewall, and said master controller is configured to control said second said core or processing unit. 5. The microchip according to claim 1, wherein said microchip further comprises a wire cable configured for electronic devices, said wire cable comprising: at least one wire;at least one inner layer surrounding a portion of said at least one wire;at least one outer layer surrounding a portion of said at least one inner layer; andat least one internal sipe of said wire cable separating at least a part of one said outer layer and at least a part of one said inner layer; wherein said at least one internal sipe of said wire cable is formed by at least a portion of an inner surface of said outer layer and at least a portion of an outer surface of said inner layer; andthe inner layer and outer layer surface portions of said wire cable forming said at least one internal sipe of said wire cable oppose each other and can move relative to each other in a sliding motion. 6. A microchip comprising: at least one outer chamber, compartment, or bladder;at least one inner chamber, compartment, or bladder inside said outer chamber, compartment, or bladder;at least one internal sipe separating at least a part of said outer chamber, compartment, or bladder and at least a part of said inner chamber, compartment, or bladder;said microchip being configured to connect to at least one network of computers, said microchip comprising at least four internal hardware firewalls, said at least four internal hardware firewalls configured to deny access to at least four protected portions of said microchip from said network of computers;at least one Faraday cage; and wherein said at least one internal sipe is formed by at least a portion of an inner surface of said outer chamber, compartment, or bladder and at least a portion of an outer surface of said inner chamber, compartment, or bladder; andthe inner and outer surface portions forming said at least one internal sipe oppose each other and can move relative to each other in a sliding motion; and wherein at least a portion of an outer surface of said outer chamber, compartment, or bladder is proximate to an outer surface of said microchip. 7. The microchip according to claim 6, wherein said at least one outer chamber, compartment, or bladder includes at least one said Faraday Cage. 8. The microchip according to claim 6, wherein said microchip comprises at least one general purpose microprocessor including at least two general purpose core or general purpose processing units, and wherein at least a first said core or processing unit is located within said first protected portion of said microchip that is protected by at least said first internal hardware firewall;at least a second said core or processing unit is located within a second portion of said microchip that is not protected by at least said first internal hardware firewall; andat least said second core or processing unit is separated from said first core or processing unit by at least said first internal hardware firewall and is located between at least said first internal hardware firewall and said at least one network of computers. 9. The microchip according to claim 8, wherein said microchip further comprises a master controller of the microprocessor located within said first protected portion of said microchip that is protected by at least said first internal hardware firewall, and said master controller is configured to control said second said core or processing unit. 10. The microchip according to claim 6, wherein said microchip further comprises a wire cable configured for electronic devices, said wire cable comprising: at least one wire;at least one inner layer surrounding a portion of said at least one wire;at least one outer layer surrounding a portion of said at least one inner layer; andat least one internal sipe of said wire cable separating at least a part of one said outer layer and at least a part of one said inner layer; wherein said at least one internal sipe of said wire cable is formed by at least a portion of an inner surface of said outer layer and at least a portion of an outer surface of said inner layer; andthe inner layer and outer layer surface portions of said wire cable forming said at least one internal sipe of said wire cable oppose each other and can move relative to each other in a sliding motion. 11. The microchip according to claim 6, wherein said microchip comprises at least one general purpose microprocessor with at least four general purpose cores or general purpose processing units, each protected by at least one of said at least four internal hardware firewalls. 12. A microchip comprising: at least one outer chamber, compartment, or bladder;at least one inner chamber, compartment, or bladder inside said outer chamber, compartment, or bladder;at least one internal sipe separating at least a part of said outer chamber, compartment, or bladder and at least a part of said inner chamber, compartment, or bladder;at least one Faraday cage; andsaid microchip being configured to connect to at least one network of computers, said microchip comprising at least a first internal hardware firewalls configured to deny access to at least a first protected portion of said microchip from said network; and the microchip further including at least one general purpose microprocessor with at least a general purpose core or processing unit including a master controller of the microprocessor and at least one general purpose core or general purpose processing unit; andwherein said at least one internal sipe is formed by at least a portion of an inner surface of said outer chamber, compartment, or bladder and at least a portion of an outer surface of said inner chamber, compartment, or bladder; andthe inner and outer surface portions forming said at least one internal sipe oppose each other and can move relative to each other in a sliding motion; andwherein at least a portion of an outer surface of said outer chamber, compartment, or bladder is proximate to an outer surface of said microchip. 13. The microchip according to claim 12, wherein said at least one outer chamber, compartment, or bladder includes at least one said Faraday Cage. 14. The microchip according to claim 12, wherein said at least one general purpose microprocessor includes at least two general purpose cores or general purpose processing units, and wherein at least a first said core or processing unit is located within said first protected portion of said microchip that is protected by at least said first internal hardware firewall;at least a second said core or processing unit is located within a second portion of said microchip that is not protected by at least said first internal hardware firewall; andat least said second core or processing unit is separated from said first core or processing unit by at least said first internal hardware firewall and is located between at least said first internal hardware firewall and said at least one network of computers. 15. The microchip according to claim 14, wherein said master controller of the microprocessor is located within said first protected portion of said microchip that is protected by at least said first internal hardware firewall, and said master controller is configured to control said second said core or processing unit. 16. The microchip according to claim 12, wherein the master controller of the microprocessor is also protected by a second said internal hardware firewall. 17. The microchip according to claim 12, wherein said microchip further comprises a wire cable configured for electronic devices, said wire cable comprising: at least one wire;at least one inner layer surrounding a portion of said at least one wire;at least one outer layer surrounding a portion of said at least one inner layer; andat least one internal sipe of said wire cable separating at least a part of one said outer layer and at least a part of one said inner layer; wherein said at least one internal sipe of said wire cable is formed by at least a portion of an inner surface of said outer layer and at least a portion of an outer surface of said inner layer; andthe inner layer and outer layer surface portions of said wire cable forming said at least one internal sipe of said wire cable oppose each other and can move relative to each other in a sliding motion.
Copyright KISTI. All Rights Reserved.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.