최소 단어 이상 선택하여야 합니다.
최대 10 단어까지만 선택 가능합니다.
다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
NTIS 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
DataON 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Edison 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Kafe 바로가기국가/구분 | United States(US) Patent 등록 |
---|---|
국제특허분류(IPC7판) |
|
출원번호 | US-0941074 (2010-11-07) |
등록번호 | US-9577642 (2017-02-21) |
발명자 / 주소 |
|
출원인 / 주소 |
|
인용정보 | 피인용 횟수 : 1 인용 특허 : 344 |
A method to form a 3D integrated circuit, the method including: fabricating two or more devices; connecting the devices together to form the 3D integrated circuit, where at least one of the devices has at least one unused designated dice line and at least one of the devices is a configurable device;
A method to form a 3D integrated circuit, the method including: fabricating two or more devices; connecting the devices together to form the 3D integrated circuit, where at least one of the devices has at least one unused designated dice line and at least one of the devices is a configurable device; and interconnecting at least two of the devices using Through Silicon Vias.
1. A method to form a 3D integrated circuit, the method comprising: fabricating two or more devices;connecting the devices together to form the 3D integrated circuit, wherein at least one of said devices has at least one unused designated dice line and at least one of said devices is a configurable
1. A method to form a 3D integrated circuit, the method comprising: fabricating two or more devices;connecting the devices together to form the 3D integrated circuit, wherein at least one of said devices has at least one unused designated dice line and at least one of said devices is a configurable device; andinterconnecting at least two of the devices using Through Silicon Vias, wherein said designated dice line is part of a plurality of designated dice lines designed to allow choice of amount of logic or memory or input/output cells for said at least one of said devices. 2. The method of claim 1, further comprising: forming a plurality of Micro-Controller-Units (MCUs) within said configurable device, wherein at least one of said plurality of Micro-Controller-Units comprises connections to configure at least one porting of said configurable device. 3. The method of claim 1, further comprising: forming a base device, andhorizontally stacking said two or more devices above the base device. 4. The method of claim 1, wherein said configurable device is a configurable logic device and another one of said two or more devices comprises Input-Output circuits to connect said 3D integrated circuit to external devices. 5. The method of claim 1, wherein one of said two or more devices is a configurable logic device and another one of said two or more devices comprises configurable Input-Output circuits to connect said 3D integrated circuit to external devices. 6. The method of claim 1, further comprising: constructing at least a first 3D integrated circuit and a second 3D integrated circuit, wherein said first 3D integrated circuit comprises a first device and a second device,wherein said second 3D integrated circuit comprises a third device and a fourth device,wherein said first device functionality is substantially similar to said third device functionality, and said second device functionality is substantially different from said fourth device functionality. 7. The method of claim 1, wherein one of said two or more devices is a configurable logic device and another one of said two or more devices comprises configurable memories circuits. 8. A method to form a 3D integrated circuit, the method comprising: fabricating two or more devices;connecting the devices together using Through Silicon Vias to form the 3D integrated circuit; andforming dice lines for at least one of said two or more devices by a second etch of circuit patterns previously defined by a first etch, wherein said forming dice lines is designed to allow choice of amount of logic or memory or input/output cells for said at least one of said two or more devices. 9. The method of claim 8, wherein said circuit patterns comprise transistors or metal interconnect. 10. The method of claim 8, further comprising: forming a base device, andhorizontally stacking said two or more devices above said base device. 11. The method of claim 8, wherein one of said two or more devices is a configurable logic device and another one of said two or more devices comprises Input-Output circuits to connect said 3D integrated circuit to external devices. 12. The method of claim 8, wherein one of said two or more devices is a configurable logic device and another one of said two or more devices comprises configurable Input-Output circuits to connect said 3D integrated circuit to external devices. 13. The method of claim 8, further comprising: forming a plurality of Micro-Controller-Units (MCUs) within a configurable device, wherein at least one of said plurality of Micro-Controller-Units comprises connections to configure at least one porting of said configurable device, andwherein one of said two or more devices is said configurable logic device. 14. The method of claim 8, wherein one of said two or more devices is a configurable logic device and another one of said two or more devices comprises configurable memories circuits. 15. A method to form a first and a second 3D integrated circuit, the method comprising: fabricating a first and a second device and connecting said first device to said second device using Through Silicon Vias;fabricating a third and a fourth device and connecting said third device to said fourth device using Through Silicon Vias; wherein a majority of a first set of masks used for forming said first device are the same as a majority of a second set of masks used for forming said third device, andwherein said first device has a significantly larger area than said third device, andwherein said first device has significantly more logic or memory or input/output cells than said third device. 16. The method of claim 15, wherein said devices comprise circuit patterns, andwherein said circuit patterns comprise transistors or metal interconnect. 17. The method of claim 15, further comprising: forming a base device, andhorizontally stacking said first device and said second device above said base device. 18. The method of claim 15, wherein said first device is a configurable logic device and said second device comprises Input-Output circuits to connect said first 3D integrated circuit to external devices. 19. The method of claim 15, wherein said first device is a configurable logic device and said second device comprises configurable Input-Output circuits to connect said first 3D integrated circuit to external devices. 20. The method of claim 15, further comprising: forming a plurality of Micro-Controller-Units (MCUs) within a configurable device, wherein at least one of said plurality of Micro-Controller-Units comprises connections to configure at least one porting of said configurable device, andwherein at least one of said devices is said configurable device.
Copyright KISTI. All Rights Reserved.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.