Input/output (I/O) driver implementing dynamic gate biasing of buffer transistors
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
H03K-003/00
H03K-019/0185
출원번호
US-0012696
(2016-02-01)
등록번호
US-9614529
(2017-04-04)
발명자
/ 주소
Chen, Wilson
Tan, Chiew-Guan
Jalilizeinali, Reza
출원인 / 주소
QUALCOMM Incorporated
대리인 / 주소
Loza & Loza LLP
인용정보
피인용 횟수 :
0인용 특허 :
13
초록▼
An input/output (I/O) driver that includes circuitry for over-voltage protection of first and second FETs coupled in series between a first rail and an output, and third and fourth FETs coupled between the output and a second rail. The circuitry is configured to generate a gate bias voltage for the
An input/output (I/O) driver that includes circuitry for over-voltage protection of first and second FETs coupled in series between a first rail and an output, and third and fourth FETs coupled between the output and a second rail. The circuitry is configured to generate a gate bias voltage for the second FET that transitions from high to low bias voltages state when the output voltage (VPAD) begins transitioning from low to high logic voltages, and transitions back to the high bias voltage while VPAD continues to transition towards the high logic voltage. Further, the circuitry is configured to generate a gate bias voltage for the third FET that transitions from low to high bias voltages when VPAD begins transitioning from high to low logic voltages, and transitions back to the low bias voltage while VPAD continues to transition towards the low logic voltage.
대표청구항▼
1. An apparatus, comprising: a pull-up circuit including a first transistor and a second transistor coupled in series between a first voltage rail and an output;a pull-down circuit including a third transistor and a fourth transistor coupled in series between the output and a second voltage rail;a f
1. An apparatus, comprising: a pull-up circuit including a first transistor and a second transistor coupled in series between a first voltage rail and an output;a pull-down circuit including a third transistor and a fourth transistor coupled in series between the output and a second voltage rail;a first voltage generator configured to generate a first bias voltage responsive to a voltage at the output, wherein a control input of the second transistor is configured to receive the first bias voltage, the first bias voltage configured to transition from a first relatively high voltage to a first relatively low voltage approximately when the voltage at the output begins transitioning from a first low logic voltage towards a first high logic voltage due to the pull-up circuit coupling the first voltage rail to the output and the pull-down circuit decoupling the output from the second voltage rail, and the first bias voltage also configured to transition from the first relatively low voltage to the first relatively high voltage while the output voltage continues to transition from the first low logic voltage towards the first high logic voltage; anda second voltage generator configured to generate a second bias voltage responsive to the voltage at the output, wherein a control input of the third transistor is configured to receive the second bias voltage, the second bias voltage configured to transition from a second relatively low voltage to a second relatively high voltage approximately when the output voltage begins transitioning from the first high logic voltage towards the first low logic voltage due to the pull-down circuit coupling the output to the second voltage rail and the pull-up circuit decoupling the first voltage rail from the output, and the second bias voltage also configured to transition from the second relatively high voltage to the second relatively low voltage while the output voltage continues to transition from the first high logic voltage towards the first low logic voltage. 2. The apparatus of claim 1, wherein a time interval beginning with the first bias voltage transitioning from the first relatively high voltage to the first relatively low voltage and ending with the first bias voltage transitioning from the first relatively low voltage to the first relatively high voltage is a function of a rate at which the output voltage transitions from the first low logic voltage towards the first high logic voltage. 3. The apparatus of claim 1, wherein a time interval beginning with the second bias voltage transitioning from the second relatively low voltage to the second relatively high voltage and ending with the second bias voltage transitioning from the second relatively high voltage to the second relatively low voltage is a function of a rate at which the output voltage transitions from the first high logic voltage towards the first low logic voltage. 4. The apparatus of claim 1, wherein the first bias voltage is configured to transition from the first relatively low voltage to the first relatively high voltage in response to the output voltage increasing to a defined voltage level. 5. The apparatus of claim 1, wherein the second bias voltage is configured to transition from the second relatively high voltage to the second relatively low voltage in response to the output voltage decreasing to a defined voltage level. 6. The apparatus of claim 1, further comprising a predriver configured to generate a third voltage, the third voltage configured to transition from a second high logic voltage to a second low logic voltage in response to an input voltage transitioning from a third low logic voltage to a third high logic voltage, wherein the first bias voltage is configured to transition from the first relatively high voltage to the first relatively low voltage in response to the third voltage transitioning from the second high logic voltage to the second low logic voltage. 7. The apparatus of claim 1, further comprising a predriver configured to generate a third voltage, the third voltage configured to transition from a second low logic voltage to a second high logic voltage in response to an input voltage transitioning from a third high logic voltage to a third low logic voltage, wherein the second bias voltage is configured to transition from the second relatively low voltage to the second relatively high voltage in response to the third voltage transitioning from the second low logic voltage to the second low logic voltage. 8. The apparatus of claim 1, wherein the first relatively high voltage is different than the second relatively high voltage, and wherein the first relatively low voltage is different than the second relatively low voltage. 9. The apparatus of claim 1, further comprising a third voltage generator configured to generate a third voltage applied to a node between the first transistor and the second transistor in response to the output voltage transitioning to or being at the first low logic voltage, wherein the third voltage is substantially halfway between the first high logic voltage and the first low logic voltage. 10. The apparatus of claim 1, further comprising a third voltage generator configured to generate a third voltage applied to a node between the third transistor and the fourth transistor in response to the output voltage transitioning to or being at the first high logic voltage, wherein the third voltage is substantially halfway between the first high logic voltage and the first low logic voltage. 11. A method, comprising: coupling a first voltage rail to an output by turning on a first transistor and a second transistor coupled in series between the first voltage rail and the output in response to an input voltage transitioning from a first low logic voltage to a first high logic voltage;decoupling a second voltage rail from the output by turning off a third transistor and a fourth transistor coupled in series between the output and the second voltage rail in response to the input voltage transitioning from the first low logic voltage to the first high logic voltage, wherein a voltage at the output transitions from a second low logic voltage towards a second high logic voltage in response to the coupling of the first voltage rail to the output and the decoupling of the second voltage rail from the output;coupling the second voltage rail to the output by turning on the third transistor and the fourth transistor in response to the input signal transitioning from the first high logic voltage to the first low logic voltage;decoupling the first voltage rail from the output by turning off the first transistor and the second transistor in response to the input signal transitioning from the first high logic voltage to the low logic voltage, wherein the output voltage transitions from the second high logic voltage towards the second low logic voltage in response to the coupling of the second voltage rail to the output and the decoupling of the first voltage rail from the output;transitioning a first bias voltage applied to a control input of the second transistor from a first relatively high voltage to a first relatively low voltage approximately when the output voltage begins transitioning from the second low logic voltage towards the second high logic voltage;transitioning the first bias voltage, responsive to the voltage at the output, from the first relatively low voltage to the first relatively high voltage while the output voltage continues to transition from the second low logic voltage towards the second high logic voltage;transitioning a second bias voltage applied to a control input of the third transistor from a second relatively low voltage to a second relatively high voltage approximately when the output voltage begins transitioning from the second high logic voltage towards the low logic voltage; andtransitioning the second bias voltage, responsive to the voltage at the output, from the second relatively high voltage to the second relatively low voltage while the output voltage continues to transition from the second high logic voltage towards the second low logic voltage. 12. The method of claim 11, wherein a time interval beginning with the first bias voltage transitioning from the first relatively high voltage to the first relatively low voltage and ending with the first bias voltage transitioning from the first relatively low voltage to the first relatively high voltage is a function of a rate at which the output voltage transitions from the second low logic voltage towards the second high logic voltage. 13. The method of claim 11, wherein a time interval beginning with the second bias voltage transitioning from the second relatively low voltage to the second relatively high voltage and ending with the second bias voltage transitioning from the second relatively high voltage to the second relatively low voltage is a function of a rate at which the output voltage transitions from the second high logic voltage towards the second low logic voltage. 14. The method of claim 11, wherein the first bias voltage is configured to transition from the first relatively low voltage to the first relatively high voltage in response to the output voltage increasing to a defined voltage level. 15. The method of claim 11, wherein the second bias voltage is configured to transition from the second relatively high voltage to the second relatively low voltage in response to the output voltage decreasing to a defined voltage level. 16. The method of claim 11, further comprising transitioning a third voltage from a third high logic voltage to a third low logic voltage in response to the input voltage transitioning from the first low logic voltage to the first high logic voltage, wherein the first bias voltage is configured to transition from the first relatively high voltage to the first relatively low voltage in response to the third voltage transitioning from the third high logic voltage to the third low logic voltage. 17. The method of claim 11, further comprising transitioning a third voltage from a third low logic voltage to a third high logic voltage in response to the input voltage transitioning from the first high logic voltage to the first low logic voltage, wherein the second bias voltage is configured to transition from the second relatively low voltage to the second relatively high voltage in response to the third voltage transitioning from the third high logic voltage to the third low logic voltage. 18. The method of claim 11, wherein the first relatively high voltage is different than the second relatively high voltage, and wherein the first relatively low voltage is different than the second relatively low voltage. 19. The method of claim 11, further comprising generating a third voltage applied to a node between the first transistor and the second transistor in response to the output voltage transitioning to or being at the second low logic voltage, wherein the third voltage is substantially halfway between the second high logic voltage and the second low logic voltage. 20. The method of claim 11, further comprising generating a third voltage applied to a node between the third transistor and the fourth transistor in response to the output voltage transitioning to or being at the second high logic voltage, wherein the third voltage is substantially halfway between the second high logic voltage and the second low logic voltage. 21. An apparatus, comprising: means for coupling a first voltage rail to an output by turning on a first transistor and a second transistor coupled in series between the first voltage rail and the output in response to an input voltage transitioning from a first low logic voltage to a first high logic voltage;means for decoupling a second voltage rail from the output by turning off a third transistor and a fourth transistor coupled in series between the output and the second voltage rail in response to the input voltage transitioning from the first low logic voltage to the first high logic voltage, wherein a voltage at the output transitions from a second low logic voltage towards a second high logic voltage in response to the coupling of the first voltage rail to the output and the decoupling of the second voltage rail from the output;means for coupling the second voltage rail to the output by turning on the third transistor and the fourth transistor in response to the input signal transitioning from the first high logic voltage to the first low logic voltage;means for decoupling the first voltage rail from the output by turning off the first transistor and the second transistor in response to the input signal transitioning from the first high logic voltage to the first low logic voltage, wherein the output voltage transitions from the second high logic voltage towards the second low logic voltage in response to the coupling of the second voltage rail to the output and the decoupling of the first voltage rail from the output;means for transitioning a first bias voltage applied to a control input of the second transistor from a first relatively high voltage to a first relatively low voltage approximately when the output voltage begins transitioning from the second low logic voltage towards the second high logic voltage;means for transitioning the first bias voltage, responsive to the voltage at the output, from the first relatively low voltage to the first relatively high voltage while the output voltage continues to transition from the second low logic voltage towards the second high logic voltage;means for transitioning a second bias voltage applied to a control input of the third transistor from a second relatively low voltage to a second relatively high voltage approximately when the output voltage begins transitioning from the second high logic voltage to the second low logic voltage; andmeans for transitioning the second bias voltage, responsive to the voltage at the output, from the second relatively high voltage to the second relatively low voltage while the output voltage continues to transition from the second high logic voltage towards the second low logic voltage. 22. The apparatus of claim 21, wherein a time interval beginning with the first bias voltage transitioning from the first relatively high voltage to the first relatively low voltage and ending with the first bias voltage transitioning from the first relatively low voltage to the first relatively high voltage is a function of a rate at which the output voltage transitions from the second low logic voltage towards the second high logic voltage. 23. The apparatus of claim 21, wherein a time interval beginning with the second bias voltage transitioning from the second relatively low voltage to the second relatively high voltage and ending with the second bias voltage transitioning from the second relatively high voltage to the second relatively low voltage is a function of a rate at which the output voltage transitions from the second high logic voltage towards the second low logic voltage. 24. The apparatus of claim 21, wherein the first bias voltage is configured to transition from the first relatively low voltage to the first relatively high voltage in response to the output voltage increasing to a defined voltage level. 25. The apparatus of claim 21, wherein the second bias voltage is configured to transition from the second relatively high voltage to the second relatively low voltage in response to the output voltage decreasing to a defined voltage level. 26. The apparatus of claim 21, further comprising means for transitioning a third voltage from a third high logic voltage to a third low logic voltage in response to the input voltage transitioning from the first low logic voltage to the first high logic voltage, wherein the first bias voltage is configured to transition from the first relatively high voltage to the first relatively low voltage in response to the third voltage transitioning from the third high logic voltage to the third low logic voltage. 27. The apparatus of claim 21, further comprising means for transitioning a third voltage from a third low logic voltage to a third high logic voltage in response to the input voltage transitioning from the first high logic voltage to the first low logic voltage, wherein the second bias voltage is configured to transition from the second relatively low voltage to the second relatively high voltage in response to the third voltage transitioning from the third high logic voltage to the third low logic voltage. 28. The apparatus of claim 21, wherein the first relatively high voltage is different than the second relatively high voltage, and wherein the first relatively low voltage is different than the second relatively low voltage. 29. The apparatus of claim 21, further comprising means for generating a third voltage applied to a node between the first transistor and the second transistor in response to the output voltage transitioning to or being at the second low logic voltage, wherein the third voltage is substantially halfway between the second high logic voltage and the second low logic voltage. 30. The apparatus of claim 21, further comprising means for generating a third voltage applied to a node between the third transistor and the fourth transistor in response to the output voltage transitioning to or being at the second high logic voltage, wherein the third voltage is substantially halfway between the second high logic voltage and the second low logic voltage.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (13)
Quigley John H. ; Newman David A., Charge pump circuit and method.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.