Semiconductor device with advanced pad structure resistant to plasma damage and metnod for forming same
원문보기
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
H01L-021/76
H01L-023/00
H01L-021/768
H01L-023/532
H01L-023/528
H01L-027/088
H01L-023/522
출원번호
US-0198442
(2016-06-30)
등록번호
US-9666545
(2017-05-30)
발명자
/ 주소
Wang, Hung-Chih
Liang, Yao-Hsiang
출원인 / 주소
TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
대리인 / 주소
Duane Morris LLP
인용정보
피인용 횟수 :
0인용 특허 :
4
초록▼
A connective structure for bonding semiconductor devices and methods for forming the same are provided. The bonding structure includes an alpad structure, i.e., a thick aluminum-containing connective pad, and a substructure beneath the aluminum-containing pad that includes at least a pre-metal layer
A connective structure for bonding semiconductor devices and methods for forming the same are provided. The bonding structure includes an alpad structure, i.e., a thick aluminum-containing connective pad, and a substructure beneath the aluminum-containing pad that includes at least a pre-metal layer and a barrier layer. The pre-metal layer is a dense material layer and includes a density greater than the barrier layer and is a low surface roughness film. The high density pre-metal layer prevents plasma damage from producing charges in underlying dielectric materials or destroying subjacent semiconductor devices.
대표청구항▼
1. A method for forming a semiconductor device, said method comprising: forming a semiconductor device with at least one metal layer including a top metal layer;forming a dielectric material over said top metal layer;depositing a first material layer using a deposition process including a first powe
1. A method for forming a semiconductor device, said method comprising: forming a semiconductor device with at least one metal layer including a top metal layer;forming a dielectric material over said top metal layer;depositing a first material layer using a deposition process including a first power, process gases and further deposition parameters;depositing a barrier layer having a lower density than said first material, over said first material layer using a further deposition process using said process gases and said further deposition parameters and a higher power than said first power; anddepositing an aluminum-containing connective layer over said barrier layer. 2. The method as in claim 1, further comprising forming an opening through said dielectric material prior to depositing said first material layer and wherein at least said aluminum containing connective layer is coupled to said top metal layer through a conductive structure within said opening and wherein said deposition process includes a higher pressure than said further deposition process. 3. The method as in claim 1, wherein said step of depositing said first material layer includes depositing a first material having a thickness of about 25-100 angstroms and a surface roughness less than about 5 nm and said step of depositing said barrier layer includes depositing said first material having a thickness of about 500-700 angstroms and a surface roughness within the range of about 8-15 nm, and wherein said first material comprises one of Ta, TaN, Ti, and TiN. 4. The method as in claim 3, wherein said step of depositing said first material uses a power in the range of about 10 W to about 1000 W and a pressure in the range of about 1-9E−3 torr to 1-9E−5 torr and said depositing a barrier layer includes a power of about 1000 W to about 6000 W and a pressure of about 1-9E−3 torr to about 1-9E−5 torr. 5. The method as in claim 3, wherein said step of depositing said first material layer and said step of depositing said barrier layer each comprise one of atomic layer deposition (ALD), chemical vapor deposition (CVD) or sputtering. 6. The method of claim 1, wherein said first material layer comprises a low-roughness barrier-type material. 7. The method of claim 1, wherein said barrier layer is formed of the first material, and said barrier layer is disposed directly on said first material layer. 8. The method of claim 1, wherein said semiconductor device is a metal gate MOS transistor. 9. The method of claim 1, wherein said first material layer has a surface roughness less than a surface roughness of said barrier layer. 10. A method for forming a semiconductor device, said method comprising: forming a semiconductor device with at least one metal layer including a top metal layer;forming a dielectric material over said top metal layer;forming a first material layer of a first material over said dielectric material layer using a first deposition process;forming a barrier layer of said first material, on said first material layer using a second deposition process, said second deposition process including a higher power and a lower pressure than said first deposition process; andforming an aluminum-containing connective layer over said barrier layer. 11. The method as in claim 10, wherein each of said first deposition process and said second deposition process comprises one of atomic layer deposition, chemical vapor deposition (CVD), or sputtering. 12. The method as in claim 10, wherein said barrier layer includes a density of less than about 15 g/cm3 and said first material is TaN. 13. The method as in claim 10, wherein said step of forming said first material layer includes a power ranging from about 10 W to about 1000 W and a pressure ranging from about 1-9E−3 torr to about 1-9E−5 torr and said forming a barrier layer includes a pressure of about 1-9E−3 torr to about 1-9E−5 torr and a power of about 1000 W to about 6000 W. 14. The method as in claim 10, wherein said first material is one of Ta, TaN, Ti, or TiN, said step of forming said first material layer includes a deposition pressure greater than a deposition pressure used in said step of forming said barrier layer and said first material layer includes a surface roughness less than a surface roughness of said barrier layer. 15. The method as in claim 10, wherein said first material layer has a density of about 18-22 g/cm3. 16. A method for forming a semiconductor device, said method comprising: forming a semiconductor device with at least one conductive interconnect layer including a top conductive interconnect layer;forming a dielectric material over said top metal layer;forming a first barrier layer of a first material over said dielectric material layer;forming a second barrier layer of said first material, on said first barrier layer, said first barrier layer having a density greater than said second barrier layer; andforming an aluminum-containing connective layer over said barrier layer. 17. The method of claim 16, wherein said first barrier layer has a surface roughness less than a surface roughness of said second barrier layer. 18. The method of claim 16, wherein said first barrier layer and said second barrier layer are each formed of one of Ta, TaN, Ti, In, Ga and TiN. 19. The method of claim 16, wherein said aluminum-containing connective pad is coupled to said top conductive interconnect layer through an opening that extends at least through said dielectric material. 20. The method of claim 16, wherein: the step of forming the first barrier layer is performed using a first value of a first processing parameter,the step of forming the second barrier layer is performed using a second value of the first processing parameter,the second value is different from the first value, andthe first processing parameter is one of temperature, pressure or deposition power.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (4)
Lin, Mou-Shiung; Lee, Jin-Yuan; Lo, Hsin-Jung; Yang, Ping-Jung; Liu, Te-Sheng, Integrated circuit chip using top post-passivation technology and bottom structure technology.
Burrell, Lloyd G.; Wong, Kwong H.; Kelly, Adreanne A.; McKnight, Samuel R., Semiconductor device having a composite layer in addition to a barrier layer between copper wiring and aluminum bond pad.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.