최소 단어 이상 선택하여야 합니다.
최대 10 단어까지만 선택 가능합니다.
다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
NTIS 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
DataON 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Edison 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Kafe 바로가기국가/구분 | United States(US) Patent 등록 |
---|---|
국제특허분류(IPC7판) |
|
출원번호 | US-0088306 (2013-11-22) |
등록번호 | US-9673811 (2017-06-06) |
발명자 / 주소 |
|
출원인 / 주소 |
|
대리인 / 주소 |
|
인용정보 | 피인용 횟수 : 1 인용 특허 : 370 |
A circuit for ensuring ultra-low power relay switching to control an AC load and extend a battery's lifetime. A control circuit may be designed to work where power is provided at very low duty cycles in that the on-time of applied voltage is quite short compared to its off-time. During the on-time,
A circuit for ensuring ultra-low power relay switching to control an AC load and extend a battery's lifetime. A control circuit may be designed to work where power is provided at very low duty cycles in that the on-time of applied voltage is quite short compared to its off-time. During the on-time, power such as that from a battery may be consumed to drive the circuit but overall such consumption of power is almost miniscule, for instance, a few microamperes or less from a three volt battery. An input FET may drive a pair of switching FETs that provide pulses to a transformer which provides a ramp of voltage that remains above zero volts to a pair of AC switch FETs. An output of the AC switch may go to operate relays of a wire saver for operating one or more thermostats.
1. A mechanism for low power consumption load switches, comprising: a single switch having an input terminal for a low duty cycle signal having a duty cycle of less than ten percent, and having an output terminal for connection to a voltage supply;a dual switch having a first input terminal connecte
1. A mechanism for low power consumption load switches, comprising: a single switch having an input terminal for a low duty cycle signal having a duty cycle of less than ten percent, and having an output terminal for connection to a voltage supply;a dual switch having a first input terminal connected to the output terminal of the single switch, a second input terminal connected to the input terminal of the single switch, and having first and second output terminals, respectively;a transformer having a first end of a primary winding connected to the second output terminal of the dual switch, a second end of the primary winding connected to the first output terminal of the dual switch, and having a first end and a second end of a secondary winding;an AC switch having a first terminal connected to the first end of the secondary winding of the transformer, a second terminal connected to the second end of the secondary winding of the transformer, and having third and fourth terminals; andwherein the third and fourth terminals of the AC switch are for connection to a load. 2. The mechanism of claim 1, wherein the low duty cycle signal comprises a series of pulses. 3. The mechanism of claim 1, wherein a signal appearing across the first and second ends of the primary winding of the transformer, starts at a trailing edge of each pulse of the low duty cycle signal, with an initial maximum magnitude and, within a period of time less than a width of a pulse of the low duty cycle signal, ramps down to zero. 4. The mechanism of claim 1, wherein a signal appearing at the first terminal of the AC switch starts at a leading edge of the signal appearing across the first and second ends of the primary winding of the transformer, then rises to a first voltage and then ramps down to a second voltage, where the signal at a next leading edge of the signal appearing across the first and second ends of the primary winding of the transformer, then rises to the first voltage and then ramps down to the second voltage at a next leading edge of a next signal appearing across the first and second ends of the primary winding of the transformer, in a repetitive manner as long as the low duty cycle signal appears at the input of the single switch and the voltage supply is provided at the output terminal of the single switch. 5. The mechanism of claim 1, wherein an amount of current from the voltage supply ranges from one-tenth microampere to one milliampere for a control current at the load greater than ten milliamperes. 6. A method for low power switching of a load, comprising: providing an input FET for receiving a low duty cycle signal having a duty cycle of less than ten percent and for connection to a supply voltage, to be switched in accordance with the low duty cycle signal;connecting an input of a high side FET to an output of the input FET;connecting an input of a low side FET to a terminal for receiving the low duty cycle signal;connecting a first end of a primary winding of a transformer to an output of the low side FET;connecting a second end of the primary winding of the transformer to an output of the high side FET;connecting a first end of a secondary winding of the transformer to an input of a first AC switch FET and an input of a second AC switch FET;connecting a second end of the secondary winding of the transformer to a first terminal of the first AC switch FET and a first terminal of the second AC switch FET; andconnecting a second terminal of the first AC switch FET and a second terminal of the second AC switch FET to an AC load; andwherein a signal appearing on an input of the first AC switch FET starts at a leading edge of the signal appearing across the first and second ends of the primary winding of the transformer, rises to a first voltage and then declines to a second voltage, where a next leading edge of a signal appearing across the first and second ends of the primary winding rises to the first voltage and then declines to the second voltage at a next signal appearing across the first and second ends of the primary winding, in a repetitive manner as long as the low duty cycle signal is being received by the input FET, and connection to the supply voltage is present at the input FET. 7. The method of claim 6, wherein: the input FET is an N-channel device;the high side FET is a P-channel device;the low side FET is an N-channel device;the first AC switch FET is an N-channel device; andthe second AC switch FET is an N-channel device. 8. The method of claim 6, wherein: the low duty cycle signal, comprising pulses, has a duty cycle less than five percent; anda signal appearing across the first and second ends of the primary winding of the transformer, begins at a trailing edge of each pulse of the low duty cycle signal, with an initial maximum magnitude and after a period of time less than a period of time of a width of pulse of the low duty cycle signal, ramps with a decline to a minimum magnitude. 9. The method of claim 6, wherein an amount of current from the supply voltage ranges from one-tenth microampere to one milliampere for a control current of ten milliamperes or greater at the AC load. 10. A load switch system comprising: an input interface;a signal conditioner and driver connected to the input interface;an inductive load connected to the signal conditioner and driver; andan AC switch connected to the inductive load; andwherein: a signal to the input interface has a duty cycle less than ten percentthe input interface comprises a transistor having an input for receiving the signal;the signal conditioner and driver comprise a dual channel circuit;the inductive load comprises a transformer;the AC switch comprises a dual transistor AC switch;the dual channel circuit has a first input connected to an output of the transistor, and a second input connected to the input of the transistor;the transformer has a first end of a primary winding connected to a first output of the dual channel circuit and a second end of the primary winding connected to a second output of the dual channel circuit; andthe dual transistor AC switch has a first common terminal connected to a first end of a secondary winding of the transformer, a second common terminal connected to a second end of the secondary winding of the transformer, and a first output and second output connected to an AC load. 11. The system of claim 10, wherein: the input of the transistor is for the signal having a duty cycle;the output of the transistor and the first input of the dual channel circuit are for connection via a resistor to a battery voltage;a first common terminal of the dual channel circuit is for connection to a battery voltage; anda common terminal of the transistor and a second common terminal of the dual channel circuit are for connection to a ground having a zero voltage reference. 12. The system of claim 10, wherein the duty cycle is less than one-tenth percent. 13. The system of claim 10, wherein: the transistor comprises an N-channel FET;the dual channel circuit comprises a P-channel FET and an N-channel FET; andthe dual transistor AC switch comprises a first N-channel FET and a second N-channel FET. 14. The system of claim 11, wherein: the input of the transistor comprises a gate of a FET;the output of the transistor comprises a drain of the FET;the first input of the dual channel circuit comprises a gate of a first FET;the first common terminal of the dual channel circuit comprises a source of the first FET;the common terminal of the transistor comprises a source of the FET;the second common terminal of the dual channel circuit comprises a source of a second FET;the first output of the dual channel circuit comprises a drain of the first FET; andthe second output of the dual channel circuit comprises a drain of the second FET. 15. The system of claim 10, further comprising a diode connected in series between the second common terminal of the dual transistor AC switch and the second end of the secondary winding of the transformer. 16. The system of claim 10, wherein: the second common terminal of the dual transistor AC switch comprises first and second gates of a first FET and a second FET, respectively, of the dual transistor AC switch; andthe first common terminal of the dual transistor AC switch comprises a first source and second source of the first FET and the second FET, respectively, of the dual transistor AC switch; andthe first output and the second output connected to the AC load comprise a first drain and second drain of the first FET and the second FET, respectively, of the dual transistor AC switch.
Copyright KISTI. All Rights Reserved.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.