DSSS inverted spreading for smart utility networks
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
H04B-001/00
H04B-001/707
H04B-001/7085
H04L-005/00
H04L-027/22
출원번호
US-0066549
(2016-03-10)
등록번호
US-9831909
(2017-11-28)
발명자
/ 주소
Schmidl, Timothy Mark
Dabak, Anand G.
출원인 / 주소
TEXAS INSTRUMENTS INCORPORATED
대리인 / 주소
Chan, Teunlap D.
인용정보
피인용 횟수 :
0인용 특허 :
8
초록▼
A method of operating a transmitter (FIGS. 3A and 5A) is disclosed. The method includes receiving a sequence of data bits (DATA), wherein each data bit has a respective sequence number. A first data bit of the sequence is spread (508) with a first spreading code (504) determined by the sequence numb
A method of operating a transmitter (FIGS. 3A and 5A) is disclosed. The method includes receiving a sequence of data bits (DATA), wherein each data bit has a respective sequence number. A first data bit of the sequence is spread (508) with a first spreading code (504) determined by the sequence number (502) of the first data bit. A second data bit of the sequence is spread (508) with an inverse of the first spreading code (506) determined by the sequence number (502) of the second data bit. The first and second data bits are modulated (510) and transmitted (516) to a remote receiver.
대표청구항▼
1. A method, comprising: receiving, by a buffer, a sequence of data bits, each data bit having a respective sequence number;spreading, by an XOR circuit, a first data bit of the sequence into spread first data bits using a first spreading code determined by the sequence number of the first data bit;
1. A method, comprising: receiving, by a buffer, a sequence of data bits, each data bit having a respective sequence number;spreading, by an XOR circuit, a first data bit of the sequence into spread first data bits using a first spreading code determined by the sequence number of the first data bit;providing, by a memory circuit, a second spreading code by inversing the first spreading code based on the sequence number of a second data bit; andspreading, by the XOR circuit, the second data bit of the sequence into spread second data bits using the second spreading code. 2. The method of claim 1, wherein: the first data bit has an even sequence number; andthe second data bit has an odd sequence number. 3. The method of claim 1, further comprising: scrambling, by a second XOR circuit, the first and second data bits with a scrambling code. 4. The method of claim 1, further comprising: applying, by a modulator, an offset quadrature phase shift keyed (O-QPSK) modulation to the spread first and second data bits. 5. The method of claim 1, wherein the first spreading code includes four chips. 6. A method, comprising: receiving, by a buffer, a sequence of data bits, each data bit having a respective sequence number;inverting, by an inverter, a first data bit of the sequence in response to the sequence number of the first data bit;spreading, by an XOR circuit while coupled to the inverter, the inverted first data bit into spread first data bits using a spreading code; andspreading, by the XOR circuit while coupled to the buffer, a second data bit into spread second data bits of the sequence using the spreading code. 7. The method of claim 6, wherein: the first data bit has an odd sequence number; andthe second data bit has an even sequence number. 8. The method of claim 6, further comprising: scrambling, by a second XOR circuit, the first and second data bits with a scrambling code. 9. The method of claim 6, further comprising: applying, by a modulator, an offset quadrature phase shift keyed (O-QPSK) modulation to the spread first and second data bits. 10. The method of claim 6, wherein the spreading code includes at least four chips. 11. A method, comprising: storing, by a memory circuit, a first despreading code and a second despreading code inversing the first despreading code;receiving, by an XOR circuit, a first and second groups of spread data bits, each group of spread data bits having a respective sequence number;despreading, by the XOR circuit, the first group of spread data bits sharing a first sequence number to generate a first data bit using the first despreading code determined by the first sequence number; anddespreading, by the XOR circuit, the second group of spread data bits to generate a second data bit using the second despreading code. 12. The method of claim 11, wherein: the first sequence number is an even number; andthe second sequence number is an odd number. 13. The method of claim 11, further comprising: descrambling, by a second XOR circuit, a first group of scrambled data bits and a second group of scrambled data bits to the first group of spread data bits and the second group of spread data bits respectively with a descrambling code. 14. The method of claim 11, further comprising: applying, by a demodulator, an offset quadrature phase shift keyed (O-QPSK) demodulation for generating the first and second groups of spread data bits. 15. The method of claim 11, wherein the first despreading code includes at least four chips. 16. A method, comprising: storing, by a memory circuit, a despreading code;receiving, by an XOR circuit, a first and second groups of spread data bits, each group of spread data bits having a respective sequence number;despreading, by the XOR circuit, the first group of spread data bits to generate a first data bit using a spreading code;despreading, by the XOR circuit, the second group of spread data bits to generate a second data bit using the spreading code; andinverting, by an inverter, the second data bit in response to the sequence number of the second group of spread data bits. 17. The method of claim 16, wherein: the first group of spread data bits share an even sequence number; andthe second group of spread data bits share an odd sequence number. 18. The method of claim 16, further comprising: descrambling, by a second XOR circuit, a first group of scrambled data bits and a second group of scrambled data bits to the first group of spread data bits and the second group of spread data bits respectively with a descrambling code. 19. The method of claim 16, further comprising: applying, by a demodulator, an offset quadrature phase shift keyed (Q-QPSK) demodulation for generating the first and second groups of spread data bits. 20. The method of claim 16, wherein the despreading code includes at least four chips. 21. A transmitter, comprising: means for receiving a sequence of data bits, each data bit having a respective sequence number;means for storing a first spreading code and a second spreading code inversing the first spreading code;means for spreading a first data bit of the sequence into spread first data bits using the first spreading code determined by the sequence number of the first data bit; andmeans for spreading a second data bit of the sequence into spread second data bits using the second spreading code determined by the sequence number of the second data bit. 22. The transmitter of claim 21, wherein: the first data bit has an even sequence number; andthe second data bit has an odd sequence number. 23. The transmitter of claim 21, further comprising: means for scrambling the first and second spread data bits with a scrambling code. 24. The transmitter of claim 21, further comprising: means for applying an offset quadrature phase shift keyed (O-QPSK) modulation to the spread first and second data bits. 25. The transmitter of claim 21, wherein the first spreading code includes four chips. 26. A transmitter, comprising: means for receiving a sequence of data bits, each data bit having a respective sequence number;means for inverting a first data bit of the sequence in response to the sequence number of the first data bit;means for spreading the inverted first data bit into spread first data bits using a spreading code; andmeans for spreading a second data bit into spread second data bits of the sequence using the spreading code. 27. The transmitter of claim 26, wherein: the first data bit has an odd sequence number; andthe second data bit has an even sequence number. 28. The transmitter of claim 26, further comprising: means for scrambling the first and second spread data bits with a scrambling code. 29. The transmitter of claim 26, further comprising: means for applying offset quadrature phase shift keyed (O-QPSK) modulation to the spread first and second data bits. 30. The transmitter of claim 26, wherein the spreading code includes at least four chips. 31. A receiver, comprising: means for storing a first despreading code and a second despreading code inversing the first despreading code; andmeans for receiving a first and second groups of spread data bits, each group of spread data bits having a respective sequence number;means for despreading the first group of spread data bits sharing a first sequence number to generate a first data bit using the first despreading code determined by the first sequence number; andmeans for despreading the second group of spread data bits to generate a second data bit using the second despreading code. 32. The receiver of claim 31, wherein: the first sequence number is an even number; andthe second sequence number is an odd number. 33. The receiver of claim 31, further comprising: means for descrambling a first group of scrambled data bits and a second group of scrambled data bits to the first group of spread data bits and the second group of spread data bits respectively with a descrambling code. 34. The receiver of claim 31, further comprising: means for applying an offset quadrature phase shift keyed (O-QPSK) demodulation for generating the first and second groups of spread data bits. 35. The receiver of claim 31, wherein the first despreading code includes at least four chips. 36. A receiver, comprising: means for storing a despreading code;means for receiving a first and second groups of spread data bits, each group of spread data bits having a respective sequence number;means for despreading the first group of spread data bits to generate a first data bit using a spreading code; andmeans for despreading the second group of spread data bits to generate a second data bit using the spreading code; andmeans for inverting the second data bit in response to the sequence number of the second group of spread data bits. 37. The receiver of claim 36, wherein: the first group of spread data bits share an even sequence number; andthe second group of spread data bits share an odd sequence number. 38. The receiver of claim 36, further comprising: means for descrambling a first group of scrambled data bits and a second group of scrambled data bits to the first group of spread data bits and the second group of spread data bits respectively with a descrambling code. 39. The receiver of claim 36, further comprising: means for applying an offset quadrature phase shift keyed (O-QPSK) demodulation for generating the first and second groups of spread data bits. 40. The receiver of claim 36, wherein the despreading code includes at least four chips.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (8)
Nakamura, Takaharu; Obuchi, Kazuhisa; Aoki, Nobuhisa, Code division multiple access communication system and code division multiple access transmitting apparatus.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.