Phase-locked loops with electrical overstress protection circuitry
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
H03L-007/06
H03L-007/08
H03L-007/099
H03L-007/089
H03L-007/091
출원번호
US-0187534
(2016-06-20)
등록번호
US-9941890
(2018-04-10)
발명자
/ 주소
Leong, Chee Seng
출원인 / 주소
Altera Corporation
대리인 / 주소
Treyz Law Group, P.C.
인용정보
피인용 횟수 :
0인용 특허 :
15
초록▼
An integrated circuit with a phase-locked loop (PLL) is provided. The PLL may include a phase frequency detector, a charge pump, a source follower circuit, a variable oscillator, a frequency divider, and a control block. The phase frequency detector may be configured to align or lock a feedback cloc
An integrated circuit with a phase-locked loop (PLL) is provided. The PLL may include a phase frequency detector, a charge pump, a source follower circuit, a variable oscillator, a frequency divider, and a control block. The phase frequency detector may be configured to align or lock a feedback clock signal to a reference clock signal. The control block includes clock loss detection circuits that are used to determine whether the reference clock signal or the feedback clock signal has stopped toggling. In response to detecting a clock loss event for either the reference or the feedback clock signal, the control block may disable the phase frequency detector to place the charge pump in a tristate mode and may apply a predetermined bias voltage to the source follower circuit to help minimize electrical overstress.
대표청구항▼
1. A phase-locked loop on an integrated circuit die, comprising: a phase frequency detector that receives a reference clock signal;a variable oscillator that is controlled by the phase frequency detector and that outputs a feedback clock signal to the phase frequency detector;a control block that re
1. A phase-locked loop on an integrated circuit die, comprising: a phase frequency detector that receives a reference clock signal;a variable oscillator that is controlled by the phase frequency detector and that outputs a feedback clock signal to the phase frequency detector;a control block that receives the reference clock signal and the feedback clock signal and that selectively deactivates the phase frequency detector;a voltage bias line; anda switch that is coupled between the voltage bias line and the variable oscillator and that is only turned on while the phase frequency detector is deactivated. 2. The phase-locked loop of claim 1, wherein the control block selectively deactivates the phase frequency detector in response to detecting a clock loss event. 3. The phase-locked loop of claim 1, further comprising: a charge pump that is coupled between the phase frequency detector and the variable oscillator and that is placed in a tristate mode when the phase frequency detector is deactivated. 4. The phase-locked loop of claim 3, wherein the charge pump includes a pull-up switch and a pull-down switch that are both turned off while the phase frequency detector is deactivated. 5. The phase-locked loop of claim 1, further comprising: a source follower circuit coupled between the phase frequency detector and the variable oscillator. 6. The phase-locked loop of claim 5, wherein the source follower circuit includes a source follower transistor with a gate terminal on which a given voltage is provided, and wherein the given voltage is driven to a predetermined bias voltage level when the phase frequency detector is deactivated. 7. The phase-locked loop of claim 1, wherein the control block is further configured to receive a sampling clock signal in addition to receiving the reference clock signal and the feedback clock signal. 8. A method for operating a phase-locked loop on an integrated circuit, comprising: with a phase frequency detector within the phase-locked loop, receiving a reference clock signal;with a variable oscillator within the phase-locked loop, outputting a feedback clock signal to the phase frequency detector;with a control block within the phase-locked loop, receiving the reference clock signal and the feedback clock signal and selectively deactivating the phase frequency detector in response to detecting that either the reference clock signal has stopped toggling or the feedback clock signal has stopped toggling;receiving a sampling clock signal that is different than the reference clock signal and the feedback clock signal at the control block; andusing the sampling clock signal to sample the reference clock signal and the feedback clock signal. 9. The method of claim 8, further comprising: using the control block to monitor for a clock loss event; andin response to detecting the clock loss event, waiting for a filter latency period before deactivating the phase frequency detector. 10. The method of claim 8, wherein the phase-locked loop also includes a charge pump, the method further comprising: placing the charge pump in a tristate mode when the phase frequency detector is deactivated. 11. The method of claim 10, wherein the phase-locked loop also includes a source follower transistor, the method further comprising: using the charge pump to actively drive the source follower transistor while the phase frequency detector is activated; andsupplying a predetermined bias voltage to the source follower transistor while the phase frequency detector is deactivated and while the charge pump is in the tristate mode. 12. The method of claim 11, further comprising: using the source follower transistor to directly control the frequency at which variable oscillator oscillates. 13. Phase-locked loop circuitry, comprising: a phase frequency detector;a variable oscillator coupled to the phase frequency detector in a loop;a source follower transistor interposed in the loop; anda control block that selectively applies a predetermined voltage level to the source follower transistor in response to detecting a clock loss event. 14. The phase-locked loop circuitry of claim 13, wherein the phase frequency detector receives a reference clock and a feedback clock, and wherein the control block includes a first clock loss detector circuit that determines when the reference clock has stopped toggling and a second clock loss detector circuit that determines when the feedback clock has stopped toggling. 15. The phase-locked loop circuitry of claim 14, wherein the control block further includes a logic OR gate that receives output signals from the first and second clock loss detector circuits. 16. The phase-locked loop circuitry of claim 14, wherein the first clock loss detector circuit includes a single flip-flop for generating first reset pulses corresponding to rising edges in the reference clock and a chain of flip-flops for generating second reset pulses corresponding to rising edges in a sampling clock that is different than the reference clock and the feedback clock. 17. The phase-locked loop circuitry of claim 16, wherein the first clock loss detector circuit further includes a multiplexer having inputs connected to different locations along the chain of flip-flops.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (15)
Narahara Tetsuya,JPX, Charge pump circuit for use in a phase locked loop.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.