Electrically conductive via(s) in a semiconductor substrate and associated production method
원문보기
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
H01L-021/4763
H01L-021/768
H01L-023/48
H01L-023/00
출원번호
US-0483538
(2017-04-10)
등록번호
US-10199274
(2019-02-05)
우선권정보
DE-10 2016 106 502 (2016-04-08)
발명자
/ 주소
Knechtel, Roy
Dempwolf, Sophia
Guenther, Daniela
Schwarz, Uwe
출원인 / 주소
X-FAB Semiconductor Foundries GmbH
대리인 / 주소
Stevens & Showalter, LLP
인용정보
피인용 횟수 :
0인용 특허 :
2
초록▼
A method is provided for producing at least one electrical via in a substrate, the method comprising: producing a protective layer over a component structure which has been produced or is present on a front side of the substrate; forming at least one contact hole which extends from a surface of a ba
A method is provided for producing at least one electrical via in a substrate, the method comprising: producing a protective layer over a component structure which has been produced or is present on a front side of the substrate; forming at least one contact hole which extends from a surface of a backside of the substrate to a contact surface of the component structure; forming a metal-containing and thus conductive lining in the at least one contact hole creating a hollow electrically conductive structure in the at least one contact hole; and applying a passivation layer over the backside of the substrate, the passivation layer spanning over the hollow electrically conductive structure for forming the at least one electrical via. Also provided is a micro-technical component comprising at least one electrical via.
대표청구항▼
1. A method of or for producing at least one electrically conductive via in a substrate, the method comprising the following steps: producing a protective layer over a component structure which has been produced or is present on a front side of the substrate;forming at least one contact hole which e
1. A method of or for producing at least one electrically conductive via in a substrate, the method comprising the following steps: producing a protective layer over a component structure which has been produced or is present on a front side of the substrate;forming at least one contact hole which extends from a surface of a backside of the substrate to a contact surface of the component structure;forming a metal-containing conductive lining in the at least one contact hole by: applying a first metal-containing layer as one of a barrier layer or an adhesive layer;applying a second metal-containing layer as a seed layer for a third metal-containing layer, wherein the second metal-containing layer differs from the first metal-containing layer and the first and the second metal-containing layers are applied under vacuum; andelectro-depositing the third metal-containing layer on the second metal-containing layer, whereby a hollow electrically conductive structure is created in the at least one contact hole; andapplying a passivation layer over the backside of the substrate, the passivation layer spanning over the hollow electrically conductive structure to form the at least one electrically conductive via in the substrate. 2. The method according to claim 1, wherein forming the metal-containing conductive lining in the at least one contact hole comprises maintaining the vacuum without interruption at least during application. 3. The method according to claim 1, wherein at least the second metal-containing layer is applied by a metal-organic chemical vapor atmosphere. 4. The method according to claim 3, wherein the first metal-containing layer is applied by a metal-organic chemical vapor phase. 5. The method according to claim 1, wherein a backside wiring level is produced on the backside of the substrate when forming the metal-containing conductive lining. 6. The method according to claim 1, wherein a surface wetting with a fluid is carried out under vacuum conditions prior to the electro-deposition of the third metal-containing layer. 7. The method according to claim 1, wherein a resist mask including negative resist for defining positions for metal deposition is produced prior to the electro-deposition of the third metal-containing layer. 8. The method according to claim 1, wherein a maximum process temperature occurring in the production of the at least one electrically conductive via is less than 501° C. 9. The method according to claim 1, wherein the metal-containing conductive lining is baked out in a non-corrosive atmosphere prior to applying the passivation layer. 10. The method according to claim 1, wherein the component structure is produced prior to the forming of the at least one contact hole. 11. The method according to claim 1, wherein the substrate is provided as a stack of a plurality of carrier materials connected to each other. 12. The method according to claim 1, wherein the component structure is one of shielded, mechanically decoupled, or electrically decoupled from a further component structure by producing at least one further hollow conductive structure as a via including a conductively lined contact hole laterally between the component structure and the further component structure. 13. The method according to claim 10, wherein the component structure is one of a microelectronic structure, a micromechanical structure, an optical structure, an electrical structure, or a microfluidic structure. 14. The method according to claim 1, wherein the passivation layer is applied which includes apertures or a local structuring adapted for a later coating with further metal layers or suitable for placing solder bumps over the backside of the substrate, which passivation layer spans the hollow electrically conductive structure. 15. The method according to claim 14, wherein placing solder bumps comprises fusing the solder bumps and wherein fusing the solder bumps is performed and configured for a later mechanical and electrical connection of the substrate or a finished chip to a printed circuit board. 16. The method according to claim 1, wherein forming the at least one contact hole is followed by forming an insulation layer on the backside of the substrate, which insulation layer completely lines the at least one contact hole and is locally remote from the contact surface. 17. The method according to claim 1, wherein the at least one contact hole is a deep or elongate contact hole. 18. The method according to claim 17, wherein an aspect ratio of the at least one electrically conductive via is greater than or equal to eight, or is 8 to 1. 19. The method according to claim 1, wherein a plurality of spaced apart contact holes or vias are formed in the substrate. 20. A micro-technical component comprising a substrate and having a front side and a backside, wherein a component structure including at least some structural elements with lateral dimensions of less than 10 μm is formed on the front side;at least one electrically conductive via extending from a surface of the backside to a connection surface of the component structure is provided; andthe at least one electrically conductive via comprises a metal-containing lining, thereby forming a hollow conductive structure, wherein an aspect ratio of the at least one electrically conductive via is greater than or equal to eight. 21. The micro-technical component according to claim 20, comprising an insulating cover over the at least one electrically conductive via on the backside so that the hollow conductive structure is covered. 22. The micro-technical component according to claim 20, wherein a diameter of a non-filled area of the hollow conductive structure is greater than a layer thickness of the metal-containing lining. 23. The micro-technical component according to claim 20, wherein a plurality of electrically conductive vias are provided, each of which comprises a respective metal-containing lining thereby forming a plurality of hollow conductive structures. 24. The method according to claim 15, wherein the solder bumps dock to contact points of the printed circuit board in a spatial-geometrically fitting manner in order to produce conductive contacts to the printed circuit board. 25. The micro-technical component according to claim 22, wherein the diameter is greater than two layer thicknesses of the metal-containing lining. 26. The method according to claim 1, wherein the hollow electrically conductive structure comprises a hollow cylinder. 27. The micro-technical component according to claim 20, wherein the hollow conductive structure comprises a hollow cylinder. 28. A micro-technical component comprising a substrate and having a front side and a backside, wherein a component structure including at least some structural elements with lateral dimensions of less than 10 μm is formed on the front side;at least one electrically conductive via extending from a surface of the backside to a connection surface of the component structure is provided; andthe at least one electrically conductive via comprises a metal-containing lining, thereby forming a hollow conductive structure,wherein the at least one electrically conductive via comprises two or more electrically conductive vias provided laterally adjacent to the component structure as one of shielding elements, elements for electrically decoupling, or elements for mechanically decoupling the component structure from a further component structure. 29. The micro-technical component according to claim 28, wherein the hollow conductive structure comprises a hollow cylinder.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (2)
Honn ; James J. ; Stuby ; Kenneth P., Electrical package for LSI devices and assembly process therefor.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.