III-nitride devices including a graded depleting layer
원문보기
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
H01L-029/00
H01L-023/495
H01L-029/06
H01L-029/417
H01L-029/423
H01L-029/66
H01L-029/778
H01L-029/872
H01L-029/20
H01L-029/205
H01L-029/40
H01L-029/10
출원번호
US-0564498
(2017-05-31)
등록번호
US-10224401
(2019-03-05)
국제출원번호
PCT/US2017/035254
(2017-05-31)
국제공개번호
WO2017/210323
(2017-12-07)
발명자
/ 주소
Mishra, Umesh
Lal, Rakesh K.
Gupta, Geetak
Neufeld, Carl Joseph
Rhodes, David
출원인 / 주소
Transphorm Inc.
대리인 / 주소
Fish & Richardson P.C.
인용정보
피인용 횟수 :
0인용 특허 :
202
초록▼
A III-N device includes a III-N layer structure including a III-N channel layer, a III-N barrier layer over the III-N channel layer, and a graded III-N layer over the III-N barrier layer having a first side adjacent to the III-N barrier layer and a second side opposite the first side; a first power
A III-N device includes a III-N layer structure including a III-N channel layer, a III-N barrier layer over the III-N channel layer, and a graded III-N layer over the III-N barrier layer having a first side adjacent to the III-N barrier layer and a second side opposite the first side; a first power electrode and a second power electrode; and a gate between the first and second power electrodes, the gate being over the III-N layer structure. A composition of the graded III-N layer is graded so the bandgap of the graded III-N layer adjacent to the first side is greater than the bandgap of the graded III-N layer adjacent to the second side. A region of the graded III-N layer is (i) between the gate and the second power electrode, and (ii) electrically connected to the first power electrode and electrically isolated from the second power electrode.
대표청구항▼
1. A III-N device comprising: a III-N layer structure comprising a III-N channel layer,a 2DEG channel in, and a III-N barrier layer over, the III-N channel layer, anda graded III-N layer over the III-N barrier layer, the graded III-N layer having a first side adjacent to the III-N barrier layer and
1. A III-N device comprising: a III-N layer structure comprising a III-N channel layer,a 2DEG channel in, and a III-N barrier layer over, the III-N channel layer, anda graded III-N layer over the III-N barrier layer, the graded III-N layer having a first side adjacent to the III-N barrier layer and a second side opposite the first side;a first power electrode and a second power electrode; anda gate between the first power electrode and the second power electrode, the gate being over the III-N layer structure;wherein a composition of the graded III-N layer is graded such that a bandgap of the graded III-N layer adjacent to the first side is greater than the bandgap of the graded III-N layer adjacent to the second side;wherein the graded III-N layer includes a device access region that is (i) between the gate and the second power electrode, and (ii) electrically connected to the first power electrode and electrically isolated from the second power electrode;wherein the III-N device has a threshold voltage andwherein the III-N device is configured such that when the gate is biased relative to the first power electrode at a voltage greater than the threshold voltage, the 2DEG channel extends continuously from the first power electrode to the second power electrode andwhen the gate is biased relative to the first power electrode at a voltage less than the threshold voltage and the second power electrode is biased relative to the first power electrode at a positive voltage that is less than a minimum voltage, the 2DEG is depleted of mobile charge in a gate region of the III-N device. 2. The III-N device of claim 1, wherein the III-N device is configured such that when the gate is biased relative to the first power electrode at a voltage less than the threshold voltage and the second power electrode is biased relative to the first power electrode at a positive voltage that is greater than the minimum voltage, the 2DEG is depleted of mobile charge in the device access region between the gate and the second power electrode. 3. The III-N device of claim 2, wherein the minimum voltage is 5V or larger. 4. The III-N device of claim 2, wherein the minimum voltage is in a range of 5V to 100V. 5. A III-N device comprising: a III-N layer structure comprising a III-N channel layer,a 2DEG channel in, and a III-N barrier layer over, the III-N channel layer, anda graded III-N layer over the III-N barrier layer, the graded III-N layer having a first side adjacent to the III-N barrier layer and a second side opposite the first side;a first power electrode and a second power electrode; anda gate between the first power electrode and the second power electrode, the gate being over the III-N layer structure;wherein a composition of the graded III-N layer is graded such that a bandgap of the graded III-N layer adjacent to the first side is greater than the bandgap of the graded III-N layer adjacent to the second side;wherein the graded III-N layer includes a device access region that is (i) between the gate and the second power electrode, and (ii) electrically connected to the first power electrode and electrically isolated from the second power electrode; andwherein a grading profile of the graded III-N layer is such that a polarization charge density in the graded III-N layer is in a range of 10-100% of an areal sheet charge density of mobile charge in the 2DEG channel. 6. The III-N device of claim 5, the III-N device having a threshold voltage, wherein a grading profile of the graded III-N layer is such that mobile charge in the 2DEG channel in the device access region between the gate and the second power electrode is depleted while the gate is biased relative to the first power electrode at a voltage lower than the threshold voltage and the second power electrode is biased above a minimum voltage relative to the first power electrode, but not depleted while the gate is biased relative to the first power electrode at a voltage higher than the threshold voltage. 7. The III-N device of claim 5, further comprising a recess extending through the graded III-N layer, wherein the gate is in the recess. 8. The III-N device of claim 5, further comprising a field plate which is connected to the first power electrode and directly contacts a surface of the graded III-N layer that is between the gate and the second power electrode. 9. The III-N device of claim 5, the III-N device having a threshold voltage, wherein a grading profile of the graded III-N layer is such that mobile charge in the 2DEG channel in the device access region between the gate and the second power electrode is depleted while the gate is biased relative to the first power electrode at a voltage lower than the threshold voltage and the second power electrode is biased above a minimum voltage relative to the first power electrode, but not depleted while the gate is biased relative to the first power electrode at a voltage lower than the threshold voltage and the second power electrode is biased below the minimum voltage relative to the first power electrode. 10. The III-N device of claim 9, wherein the minimum voltage is in a range of 5V to 100V. 11. A III-N device comprising: of claim 1, a III-N layer structure comprising a III-N channel layer,a III-N barrier layer over the III-N channel layer, anda graded III-N layer over the III-N barrier layer, the graded III-N layer having a first side adjacent to the III-N barrier layer and a second side opposite the first side;a first power electrode and a second power electrode; anda gate between the first power electrode and the second power electrode, the gate being over the III-N layer structure;wherein a composition of the graded III-N layer is graded such that a bandgap of the graded III-N layer adjacent to the first side is greater than the bandgap of the graded III-N layer adjacent to the second side;wherein the graded III-N layer includes a device access region that is (i) between the gate and the second power electrode, and (ii) electrically connected to the first power electrode and electrically isolated from the second power electrode; andwherein the graded III-N layer comprises a first graded III-N layer adjacent to the first side and a second graded III-N layer adjacent to the second side, wherein the first graded III-N layer is thicker than the second graded III-N layer. 12. The III-N device of claim 11, wherein the first graded III-N layer is at least three times thicker than the second graded III-N layer. 13. The III-N device of claim 11, wherein a bandgap of the first graded III-N layer is graded at a first rate, and a bandgap of the second graded III-N layer is graded at a second rate, the second rate being greater than the first rate. 14. The III-N device of claim 13, wherein the second rate is at least five times greater than the first rate. 15. A transistor comprising: a III-N layer structure comprising a III-N channel layer, a III-N barrier layer over the III-N channel layer, a first graded III-N layer over the III-N barrier layer, and a second graded III-N layer over the first graded III-N layer, the second graded III-N layer being thinner than the first graded III-N layer;a source electrode and a drain electrode;a gate between the source electrode and the drain electrode, the gate being over the III-N layer structure; anda field plate that is electrically connected to the source electrode and contacts a surface of the second graded III-N layer between the gate and the drain electrode; whereinthe first graded III-N layer has a first side adjacent to the III-N barrier layer and a second side opposite the first side, and the second graded III-N layer has a third side adjacent to the first graded III-N layer and a fourth side opposite the third side;a composition of the first graded III-N layer is graded at a first average rate from the first side to the second side such that a bandgap of the first graded III-N layer at the first side is greater than the bandgap of the first graded III-N layer at the second side;a composition of the second graded III-N layer is graded at a second average rate from the third side to the fourth side such that the bandgap of the second graded III-N layer at the third side is greater than the bandgap of the second graded III-N layer at the fourth side; andthe second average rate is greater than the first average rate. 16. The transistor of claim 15, wherein the second graded III-N layer is electrically isolated from the drain electrode. 17. The transistor of claim 15, wherein the second graded III-N layer does not directly contact the drain electrode. 18. A III-N device, comprising: a III-N layer structure comprising a III-N barrier layer adjacent to a III-N channel layer, wherein a compositional difference between the III-N channel layer and the III-N barrier layer causes a 2DEG channel to be induced in the III-N channel layer;a first power electrode and a second power electrode, wherein the first and second power electrodes are electrically connected to the 2DEG channel;a gate electrode over the III-N channel layer and between the first power electrode and the second power electrode;a graded III-N layer over the III-N layer structure and between the gate electrode and the second power electrode, the graded III-N layer having a first side adjacent to the III-N layer structure and a second side opposite the first side; anda p-doped III-N layer over the graded III-N layer, the p-doped III-N layer having a third side contacting the second side of the graded III-N layer and a fourth side opposite the third side;wherein the p-doped III-N layer and the graded III-N layer are electrically isolated from the second power electrode;a composition of the graded III-N layer is graded such that a bandgap of the graded III-N layer adjacent to the first side is greater than the bandgap of the graded III-N layer adjacent to the second side; andan area of the third side of the p-doped III-N layer is less than an area of the second side of the graded III-N layer. 19. The III-N device of claim 18, further comprising a field plate that is electrically connected to the first power electrode and contacts a surface of the p-doped III-N layer between the gate electrode and the second power electrode. 20. The III-N device of claim 18, wherein the graded III-N layer and the p-doped layer each include a first edge adjacent to the gate electrode and a second edge opposite the first edge, and wherein a separation between the gate electrode and the second edge of the graded III-N layer is greater than a separation between the gate electrode and the second edge of the p-doped III-N layer. 21. The III-N device of claim 20, wherein a separation between the second power electrode and the second edge of the p-doped III-N layer is greater than a separation between the second power electrode and the second edge of the graded III-N layer. 22. A transistor, comprising: a III-N layer structure comprising a III-N channel layer between a III-N barrier layer and a graded III-N layer;a source and a drain;a gate between the source and the drain, the gate being over the III-N layer structure; anda channel in the III-N channel layer, the channel extending from the source to the drain when the gate is biased relative to the source at a voltage which is higher than a threshold voltage of the transistor; whereinthe graded III-N layer is electrically connected to the source and electrically isolated from the drain. 23. The transistor of claim 22, wherein the channel is between the graded III-N layer and the gate. 24. The transistor of claim 22, wherein a portion of the III-N channel layer is below the drain and is between the drain and the graded III-N layer.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (202)
Saxler, Adam William, Aluminum free group III-nitride based high electron mobility transistors.
Smith, Richard Peter, Aluminum gallium nitride/gallium nitride high electron mobility transistors having a gate contact on a gallium nitride based cap segment.
De Cremoux,Guillaume; Van Loo,Insun; Dikken,Jan; Nieuwhoff,Ferry; Christoforou,Yovgos; Kenc,Aykut; Willemsen,Wilhelmus Johannes Remigius, Bi-directional double NMOS switch.
Flynn, Jeffrey S.; Brandes, George R., Doped group III-V nitride materials, and microelectronic devices and device precursor structures comprising same.
Iafrate Gerald J. (Toms River NJ) Poli Louis C. (Hazlet NJ) Aucoin Thomas (Ocean NJ) Heath Linda S. (W. Long Beach NJ), Dual channel high electron mobility field effect transistor.
Hwang, In-jun; Kim, Jong-seob; Choi, Hyuk-soon; Hong, Ki-ha; Shin, Jai-kwang; Oh, Jae-joon, E-mode high electron mobility transistor and method of manufacturing the same.
Robinson,Kevin L., Electronic device comprising enhancement mode pHEMT devices, depletion mode pHEMT devices, and power pHEMT devices on a single substrate and method of creation.
Jelloian Linda (Northridge CA) Matloubian Mehran (Encino CA) Nguyen Loi D. (Thousand Oaks CA) Schmitz Adele (Newbury Park CA), Fabrication process for AlxIn1-xAs/GayIn1-yAs power HFET ohmic c.
Mizuta Masashi,JPX ; Kuzuhara Masaaki,JPX ; Nashimoto Yasunobu,JPX ; Asano Kazunori,JPX ; Miyoshi Yosuke,JPX ; Mochizuki Yasunori,JPX, Fet having non-overlapping field control electrode between gate and drain.
Johnson,Jerry W.; Therrien,Robert J.; Vescan,Andrei; Brown,Jeffrey D., Gallium nitride material devices including an electrode-defining layer and methods of forming the same.
Yu, Edward T.; Asbeck, Peter M.; Lau, Silvanus S.; Dang, Xiaozhong, Gallium nitride-based HFET and a method for fabricating a gallium nitride-based HFET.
Smith,Richard Peter; Sheppard,Scott T.; Saxler,Adam William; Wu,Yifeng, Group III nitride field effect transistors (FETS) capable of withstanding high temperature reverse bias test conditions.
Green, Bruce M.; Hartin, Olin L.; Klingbeil, Lawrence S.; Lan, Ellen Y.; Li, Hsin-Hua P.; Weitzel, Charles E., Method for forming a microwave field effect transistor with high operating voltage.
Chan Lap (Singapore SGX) Zhou Met S. (Singapore SGX), Method for forming residue free patterned conductor layers upon high step height integrated circuit substrates using ref.
Keller, Stacia; Mishra, Umesh Kumar; Fichtenbaum, Nicholas A., Method for heteroepitaxial growth of high-quality N-face GaN, InN, and AIN and their alloys by metal organic chemical vapor deposition.
Keller, Stacia; Mishra, Umesh K.; Fichtenbaum, Nicholas A., Method for heteroepitaxial growth of high-quality N-face gallium nitride, indium nitride, and aluminum nitride and their alloys by metal organic chemical vapor deposition.
Smith, Richard Peter, Methods of fabricating aluminum gallium nitride/gallium nitride high electron mobility transistors having a gate contact on a gallium nitride based cap segment.
Palacios, Tomas; Shen, Likun; Mishra, Umesh K., Methods to shape the electric field in electron devices, passivate dislocations and point defects, and enhance the luminescence efficiency of optical devices.
Robinson,Kevin L.; Witkowski,Larry; Kao,Ming Yih, Multi-layer structure for use in the fabrication of integrated circuit devices and methods for fabrication of same.
Mishra, Umesh K.; Pei, Yi; Rajan, Siddharth; Wong, Man Hoi, N-face high electron mobility transistors with low buffer leakage and low parasitic resistance.
Saxler, Adam William; Smith, Richard Peter; Sheppard, Scott T., Nitride-based transistors and methods of fabrication thereof using non-etched contact recesses.
Sheppard,Scott T.; Smith,Richard Peter; Ring,Zoltan, Nitride-based transistors with a protective layer and a low-damage recess and methods of fabrication thereof.
Yamada, Atsushi, Semiconductor device including gate electrode provided over active region in P-type nitride semiconductor layer and method of manufacturing the same, and power supply apparatus.
Ando, Yuji; Okamoto, Yasuhiro; Ota, Kazuki; Inoue, Takashi; Nakayama, Tatsuo; Miyamoto, Hironobu, Semiconductor device using a group III nitride-based semiconductor.
Ryu, Sei-Hyung, Silicon carbide MOSFETs with integrated antiparallel junction barrier Schottky free wheeling diodes and methods of fabricating the same.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.