Active chip on carrier or laminated chip having microelectronic element embedded therein
원문보기
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
H01L-023/538
H01L-023/48
H01L-025/065
H01L-027/146
H01L-029/06
H01L-023/00
H01L-023/31
H01L-025/00
H01L-025/10
출원번호
US-0823210
(2017-11-27)
등록번호
US-10262947
(2019-04-16)
발명자
/ 주소
Oganesian, Vage
Mohammed, Ilyas
Mitchell, Craig
Haba, Belgacem
Savalia, Piyush
출원인 / 주소
Tessera, Inc.
대리인 / 주소
Haynes and Boone, LLP.
인용정보
피인용 횟수 :
0인용 특허 :
25
초록▼
A structure including a first semiconductor chip with front and rear surfaces and a cavity in the rear surface. A second semiconductor chip is mounted within the cavity. The first chip may have vias extending from the cavity to the front surface and via conductors within these vias serving to connec
A structure including a first semiconductor chip with front and rear surfaces and a cavity in the rear surface. A second semiconductor chip is mounted within the cavity. The first chip may have vias extending from the cavity to the front surface and via conductors within these vias serving to connect an additional microelectronic element to the active elements of the first chip. The structure may have a volume comparable to that of the first chip alone and yet provide the functionality of a multi-chip assembly. A composite chip incorporating a body and a layer of semiconductor material mounted on a front surface of the body similarly may have a cavity extending into the body from the rear surface and may have an additional microelectronic element mounted in such cavity.
대표청구항▼
1. A microelectronic structure comprising: a first semiconductor chip having a body with a top surface and a bottom surface, first contacts at the top surface, a cavity extending into the body from the bottom surface, the cavity having a bottom-facing cavity floor surface, the first semiconductor ch
1. A microelectronic structure comprising: a first semiconductor chip having a body with a top surface and a bottom surface, first contacts at the top surface, a cavity extending into the body from the bottom surface, the cavity having a bottom-facing cavity floor surface, the first semiconductor chip having floor surface pads adjacent the cavity floor surface, the first semiconductor chip having first via conductors extending into the first semiconductor chip from the cavity floor surface, each first via conductor being electrically connected to at least one floor surface pad;a second semiconductor chip disposed within the cavity, the second semiconductor chip having a top surface facing toward the cavity floor surface of the first chip, and a bottom surface facing in the same direction as the bottom surface of the first chip, the second semiconductor chip having top contacts at the top surface, each top contact being bonded to at least one floor surface pad;a dielectric encapsulant disposed within the cavity and laterally surrounding the second semiconductor chip, the dielectric encapsulant physically bonding the second semiconductor chip to the first semiconductor chip;bottom pads each of which is located at a bottom surface of at least one of the group consisting of the dielectric encapsulant, the first semiconductor chip, or the second semiconductor chip; andsecond via conductors each of which is electrically connected to at least one bottom pad and extends from a bottom surface of the first semiconductor chip or the dielectric encapsulant into at least one of the group consisting of the first semiconductor chip or the dielectric encapsulant, each second via conductor being laterally spaced from the second semiconductor chip. 2. The microelectronic structure of claim 1 wherein at least one second via conductor extends from the bottom surface of the dielectric encapsulant into the dielectric encapsulant and reaches at least one floor surface pad. 3. The microelectronic structure of claim 1 wherein at least one second via conductor extends from the bottom surface of the first semiconductor chip into the first semiconductor chip and lies outside the cavity. 4. The microelectronic structure of claim 3 wherein at least one second via conductor extending into the first semiconductor chip and lying outside the cavity is electrically connected to a first contact. 5. The microelectronic structure of claim 1 wherein the first semiconductor chip has active circuit elements integral with the body and disposed in an active layer adjacent the top surface, and at least one first via conductor reaches the active layer. 6. The microelectronic structure of claim 5 wherein at least one first via conductor extends into the active layer between the active circuit elements. 7. The microelectronic structure of claim 5 wherein at least part of at least one first via conductor is made in a via extending into the active layer between the active circuit elements, the via having a greater horizontal dimension adjacent the cavity floor than adjacent the active layer. 8. The microelectronic structure of claim 1 wherein the bottom pads are located at a planar surface that includes the bottom surface of the dielectric encapsulant and the bottom surface of at least part of the first semiconductor chip. 9. The microelectronic structure of claim 8 wherein the planar surface includes the bottom surface of the second semiconductor chip. 10. A microelectronic structure comprising: a first semiconductor chip having a top surface and a bottom surface, a cavity extending into the first semiconductor chip from the bottom surface, the cavity having a bottom-facing cavity floor surface, the first semiconductor chip having first circuitry having floor surface pads adjacent the cavity floor surface;a second semiconductor chip disposed within the cavity, the second semiconductor chip having a top surface facing toward the cavity floor surface of the first chip, and a bottom surface facing in the same direction as the bottom surface of the first chip, the second semiconductor chip having top contacts at the top surface, each top contact being bonded to at least one floor surface pad;a dielectric encapsulant disposed within the cavity and laterally surrounding the second semiconductor chip, the dielectric encapsulant physically bonding the second semiconductor chip to the first semiconductor chip; andbottom pads each of which is located at a bottom surface of at least one of the group consisting of the dielectric encapsulant, the first semiconductor chip, or the second semiconductor chip, each bottom pad being at least partially located outside the cavity;wherein the first circuitry comprises one or more first circuitry conductors electrically connected to the bottom pads, each first circuitry conductor having at least a portion located in the cavity adjacent to the cavity floor surface. 11. The structure of claim 10, further comprising one or more via conductors each of which is electrically connected to at least one said bottom pad and extends from a bottom surface of the first semiconductor chip into the first semiconductor chip, each via conductor being electrically connected to at least one first circuitry conductor. 12. The structure of claim 11, wherein at least one first circuitry conductor extends from the cavity floor surface along an inner surface of the cavity at least to a bottom surface of a wall of the cavity. 13. The microelectronic structure of claim 12 wherein the bottom surface of the wall of the cavity is coplanar with the bottom surface of the dielectric encapsulant. 14. The microelectronic structure of claim 10 wherein the bottom pads are located at a rear surface which is a planar surface including the bottom surface of the dielectric encapsulant and the bottom surface of at least part of the first semiconductor chip. 15. The microelectronic structure of claim 14 wherein the rear surface includes the bottom surface of the second semiconductor chip. 16. A microelectronic structure comprising: a first semiconductor chip having a top surface and a bottom surface, a cavity extending into the first semiconductor chip from the bottom surface, the cavity having a bottom-facing cavity floor surface, the first semiconductor chip having first circuitry having floor surface pads adjacent the cavity floor surface;a second semiconductor chip disposed within the cavity, the second semiconductor chip having a top surface facing toward the cavity floor surface of the first chip, and a bottom surface facing in the same direction as the bottom surface of the first chip, the second semiconductor chip having top contacts at the top surface, each top contact being bonded to at least one floor surface pad;a dielectric encapsulant disposed within the cavity and laterally surrounding the second semiconductor chip, the dielectric encapsulant physically bonding the second semiconductor chip to the first semiconductor chip; andbottom pads each of which is located at a bottom surface of at least one of the group consisting of the dielectric encapsulant, the first semiconductor chip, or the second semiconductor chip, each bottom pad being at least partially located outside the cavity;wherein the structure comprises one or more electrically conductive paths each of which extends from at least one floor surface pad to at least one bottom pad, each electrically conductive path comprising a conductor which is part of the first circuitry and which extends from the at least one floor surface pad to a bottom of the cavity along an inner surface of the cavity. 17. The microelectronic structure of claim 16 wherein the bottom pads are located at a planar surface which includes the bottom surface of the dielectric encapsulant and the bottom surface of at least part of the first semiconductor chip. 18. The microelectronic structure of claim 17 wherein the planar surface includes the bottom surface of the second semiconductor chip. 19. The microelectronic structure of claim 16 wherein the first semiconductor chip comprises: active circuit elements integral with the body and disposed in an active layer adjacent the top surface; andfirst via conductors extending into the first semiconductor chip from the cavity floor surface into the active layer between the active circuit elements, each first via conductor being electrically connected to at least one floor surface pad. 20. The microelectronic structure of claim 19 wherein at least part of at least one first via conductor is made in a via extending into the active layer between the active circuit elements, the via having a greater horizontal dimension adjacent the cavity floor than adjacent the active layer.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (25)
Savastiouk,Sergey; Kao,Sam, Attachment of integrated circuit structures and other substrates to substrates with vias.
Bertin Claude Louis (South Burlington VT) Howell Wayne John (South Burlington VT) Hedberg Erik Leigh (Essex Junction VT) Kalter Howard Leo (Colchester VT) Kelley ; Jr. Gordon Arthur (Essex Junction V, Integrated mulitchip memory module, structure and fabrication.
Halahan, Patrick B., Method for manufacturing a structure comprising a substrate with a cavity and a semiconductor integrated circuit bonded to a contact pad located in the cavity.
Gunter Tutsch DE; Achim Neu DE, Semiconductor component with a number of substrate layers and at least one semiconductor chip, and method of producing the semiconductor component.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.