$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Electronically programmable gate array having programmable interconnect lines 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • H04Q-009/00
  • H03K-017/693
출원번호 US-0941765 (1986-12-15)
발명자 / 주소
  • Graham
  • III Hatch (Santa Clara CA) Seltz Daniel (Mountain View CA)
출원인 / 주소
  • Zoran Corporation (Santa Clara CA 02)
인용정보 피인용 횟수 : 97  인용 특허 : 9

초록

An electronically programmable gate array comprises a plurality of rows of logic cells with each cell having a plurality of inputs, at least one output, and a plurality of electronically programmable voltage levels for configuring the cell. A plurality of sets of interconnect lines are formed in the

대표청구항

An electronically programmable gate array comprising a plurality of rows of logic cells, each row of logic cells includes alternating three-input cells of programmable gates and two-input cells of programmable gates, each cell having a plurality of inputs, at least one output, and a plurality of ele

이 특허에 인용된 특허 (9)

  1. Cartwright ; Jr. James M. (Cambria Heights NY), Electrically erasable programmable electronic circuits using programmable-threshold-voltage FET pairs.
  2. Gerzberg Levy (Palo Alto CA), Electrically programmable read only memory.
  3. Freeman Ross H. (San Jose CA), Integrated circuit programmable cross-point connection technique.
  4. Brockmann Werner (Altenbeken DEX), Logic array chip.
  5. Birkner ; John M. ; Chua ; Hua-Thye, Programmable array logic circuit.
  6. Pollachek Robert G. (Bridgewater NJ), Programmable buffer selectively settable to operate in different modes.
  7. Ikawa Yasuo (Tokyo JPX) Shibata Tadashi (Yokohama JPX) Urui Kiyoshi (Yokohama JPX) Miyata Misao (Tokyo JPX) Kawamura Masahiko (Yokohama JPX) Amano Noboru (Tokyo JPX), Semiconductor integrated circuit device.
  8. Carter William S. (Santa Clara CA), Special interconnect for configurable logic array.
  9. Kearns Robert W. (9725 Lookout Pl. Gaithersburg MD 20760), Variable bias logic circuit.

이 특허를 인용한 특허 (97)

  1. Lan James J. D. ; Chiang Steve S. ; Shepherd William H. ; Wu Paul Y. F., Antifuse interconnect between two conducting layers of a printed circuit board.
  2. Zhang Guobiao ; Hu Chenming ; Chiang Steve S., Antifuse structure suitable for VLSI application.
  3. Butts Michael R. ; Batcheller Jon A., Apparatus and method for performing computations with electrically reconfigurable logic devices.
  4. Stephen P. Sample ; Michael R. D'Amour ; Thomas S. Payne, Apparatus for emulation of electronic hardware system.
  5. Sample, Stephen P.; D'Amour, Michael R.; Payne, Thomas S., Apparatus for emulation of electronic systems.
  6. Nathan Richard J. (Morgan Hill CA) Lan James J. D. (Fremont CA) Chiang Steve S. (Saratoga CA), Apparatus including a programmable socket adapter for coupling an electronic component to a component socket on a printe.
  7. Ting, Benjamin S., Architecture and interconnect scheme for programmable logic circuits.
  8. Ting, Benjamin S., Architecture and interconnect scheme for programmable logic circuits.
  9. Ting,Benjamin S., Architecture and interconnect scheme for programmable logic circuits.
  10. Sharon Sheau-Pyng Lin, Array board interconnect system and method.
  11. Lan James J. D. ; Chiang Steve S. ; Wu Paul Y. F. ; Shepherd William H. ; Xie John Y. ; Jiang Hang, Ball grid array structure and method for packaging an integrated circuit chip.
  12. Vorbach, Martin, Chip including memory element storing higher level memory data on a page by page basis.
  13. Cliff Richard G. (Plymouth GB2) Austin Kenneth (Cheshire GB2), Configurable logic array.
  14. Vorbach, Martin; Nuckel, Armin, Configurable logic integrated circuit having a multidimensional structure of configurable elements.
  15. Sharon Sheau-Pyng Lin ; Ping-Sheng Tseng, Converification system and method.
  16. Vorbach, Martin; Becker, Jürgen; Weinhardt, Markus; Baumgarte, Volker; May, Frank, Data processing system having integrated pipelined array data processor.
  17. Frederick, Michael T.; Somani, Arun K., Depth-optimal mapping of logic chains in reconfigurable fabrics.
  18. Nathan Richard J. ; Lan James J. D. ; Chiang Steve S. ; Wu Paul Y. F. ; Osann ; Jr. Robert, Device-under-test card for a burn-in board.
  19. Mohsen Amr M., Double-sided programmable interconnect structure.
  20. Chua Hua-Thye (Los Altos CA) Chan Andrew K. (Palo Alto CA) Birkner John M. (Portola Valley CA) Whitten Ralph G. (San Jose CA) Bechtel Richard L. (Sunnyvale CA) Thomas Mammen (San Jose CA), Electrically programmable interconnect structure having a PECVD amorphous silicon element.
  21. Chua Hua-Thye ; Chan Andrew K. ; Birkner John M. ; Whitten Ralph G. ; Bechtel Richard L. ; Thomas Mammen, Electrically programmable interconnect structure having a PECVD amorphous silicon element.
  22. Barbier Jean,FRX ; Lepape Olivier,FRX ; Reblewski Frederic,FRX, Emulation system having a scalable multi-level multi-stage hybrid programmable interconnect network.
  23. Sample Stephen P. ; Bershteyn Mikhail ; Butts Michael R. ; Bauer Jerry R., Emulation system with time-multiplexed interconnect.
  24. Stephen P. Sample ; Mikhail Bershteyn ; Michael R. Butts ; Jerry R. Bauer, Emulation system with time-multiplexed interconnect.
  25. Goetting F. Erich, FPGA having logic cells configured by SRAM memory cells and interconnect configured by antifuses.
  26. Casselman Steven Mark (Reseda CA), FPGA virtual computer for executing a sequence of program instructions by successively reconfiguring a group of FPGA in.
  27. Forouhi Abdul R. ; Hawley Frank W. ; McCollum John L. ; Yen Yeouchung, Fabrication method for metal-to-metal antifuses incorporating a tungsten via plug.
  28. Chua Hua-Thye ; Chan Andrew K. ; Birkner John M. ; Whitten Ralph G. ; Bechtel Richard L. ; Thomas Mammen, Field programmable gate array having reproducible metal-to-metal amorphous silicon antifuses.
  29. Barbier Jean,FRX ; LePape Olivier,FRX ; Reblewski Frederic,FRX, Field programmable gate array with integrated debugging facilities.
  30. McGowan John E. ; Plants William C. ; Landry Joel D. ; Kaptanoglu Sinan ; Miller Warren K., Flexible, high-performance static RAM architecture for field-programmable gate arrays.
  31. How Dana ; Srinivasan Adi ; El Gamal Abbas, Function block architecture for gate array.
  32. Smith, Lyle; Dellinger, Eric; West, Eric; Mukund, Shridhar, Function block architecture with variable drive strengths.
  33. Sample Stephen P. ; D'Amour Michael R. ; Payne Thomas S., Hardware logic emulation system.
  34. Butts Michael R. (Portland OR) Batcheller Jon A. (Newberg OR), Hardware logic emulation system with memory capability.
  35. Park Jonathan C., High density gate array cell architecture with metallization routing tracks having a variable pitch.
  36. Schmitt Jonathan ; Statz Timothy V., High density gate array cell architecture with sharing of well taps between cells.
  37. Kolze Paige A. (San Jose CA), Integrated circuit facilitating simultaneous programming of multiple antifuses.
  38. Kolze Paige A. (San Jose CA), Integrated circuit facilitating simultaneous programming of multiple antifuses.
  39. Mohsen Amr M., Interconnect substrate with circuits for field-programmability and testing of multichip modules and hybrid circuits.
  40. Agrawal Om Prakash ; Wright Michael James ; Shen Ju, Logic device (PLD) having direct connections between configurable logic blocks (CLBs) and configurable input/output bloc.
  41. Frederick, Michael T.; Somani, Arun K., Logic element architecture for generic logic chains in programmable devices.
  42. Wilson Stanley ; Chan King W. ; Frappier Mark, Logic function module for field programmable array.
  43. Galbraith Douglas C. (Fremont CA) El Gamal Abbas (Palo Alto CA) Greene Jonathan W. (Palo Alto CA), Logic module for a programmable logic device.
  44. Galbraith Douglas C. ; El Gamal Abbas ; Greene Jonathan W., Logic module with configurable combinational and sequential blocks.
  45. Lin Sharon Sheau-Pyng ; Tseng Ping-Sheng, Memory simulation system and method.
  46. Forouhi Abdul R. (San Jose CA) Hawley Frank W. (Campbell CA) McCollum John L. (Saratoga CA) Yen Yeouchung (San Jose CA), Metal-to-metal antifuse with conductive.
  47. Kuijsten Han, Method and apparatus for a trace buffer in an emulation system.
  48. Chen Tao Shinn ; Bui Dam Van, Method and apparatus for configurable memory emulation.
  49. How, Dana; Srinivasan, Adi; Osann, Jr., Robert; Mukund, Shridhar, Method and apparatus for controlling and observing data in a logic block-based ASIC.
  50. How Dana ; Srinivasan Adi ; Osann Robert ; Mukund Shridhar, Method and apparatus for controlling and observing data in a logic block-based asic.
  51. Sample Stephen P. ; Bershteyn Mikhail, Method and apparatus for design verification using emulation and simulation.
  52. Pani, Peter M.; Ting, Benjamin S., Method and apparatus for universal program controlled bus architecture.
  53. Pani,Peter M.; Ting,Benjamin S., Method and apparatus for universal program controlled bus architecture.
  54. Lan James J. D. ; Chiang Steve S. ; Shepherd William H. ; Wu Paul Y. F. ; Xie John Y., Method and structure to interconnect traces of two conductive layers in a printed circuit board.
  55. Whitten Ralph G. ; Bechtel Richard L. ; Thomas Mammen ; Chua Hua-Thye ; Chan Andrew K. ; Birkner John M., Method for fabrication of programmable interconnect structure.
  56. Butts Michael R. ; Batcheller Jon A., Method for performing simulation using a hardware logic emulation system.
  57. Vorbach, Martin; May, Frank; Weinhardt, Markus; Cardoso, Joao Manuel Paiva, Method for processing data.
  58. Lan James J. D. ; Chiang Steve S. ; Wu Paul Y. F. ; Xie John Y., Method for supporting one or more electronic components.
  59. Vorbach, Martin; Baumgarte, Volker; May, Frank; Nuckel, Armin, Method of processing data with an array of data processors according to application ID.
  60. Butts, Michael R.; Batcheller, Jon A., Method of using electronically reconfigurable logic circuits.
  61. Vorbach, Martin; Baumgarte, Volker, Methods and devices for treating and processing data.
  62. Vorbach, Martin; Baumgarte, Volker; May, Frank; Nuckel, Armin, Multi-processor bus and cache interconnection system.
  63. Vorbach, Martin, Multi-processor with selectively interconnected memory units.
  64. Lan James J. D. ; Chiang Steve S. ; Wu Paul Y. F. ; Xie John Y., Multilayer board having insulating isolation rings.
  65. Vorbach, Martin, Multiprocessor having associated RAM units.
  66. Vorbach, Martin; Baumgarte, Volker, Multiprocessor having runtime adjustable clock and clock dependent power supply.
  67. Vorbach, Martin, Processor arrangement on a chip including data processing, memory, and interface elements.
  68. Chan Andrew K. ; Birkner John M. ; Chua Hua-Thye, Programmable application specific integrated circuit and logic cell.
  69. Chan Andrew K. (Palo Alto CA) Birkner John M. (Portola Valley CA) Chua Hua-Thye (Los Alto Hills CA), Programmable application specific integrated circuit and logic cell therefor.
  70. Chan Andrew K. (Palo Alto CA) Birkner John M. (Woodside CA) Chua Hua T. (Los Altos Hills CA), Programmable application specific integrated circuit and logic cell therefor.
  71. Chan Andrew K. ; Birkner John M. ; Chua Hua-Thye, Programmable application specific integrated circuit and logic cell therefor.
  72. Chan Andrew K. ; Birkner John M. ; Chua Hua-Thye, Programmable application specific integrated circuit and logic cell therefor.
  73. Chua Hua-Thye, Programmable application specific integrated circuit employing antifuses and methods therefor.
  74. Robinson Jeffrey I. ; Rouse Keith, Programmable digital signal processor integrated circuit device and method for designing custom circuits from same.
  75. El Gamal Abbas (Palo Alto CA) El-Ayat Khaled A. (Cupertino CA) Mohsen Amr (Saratoga CA), Programmable interconnect architecture.
  76. El Gamal Abbas A. (Palo Alto CA) El-Ayat Khaled A. (Cupertino CA) Greene Jonathan W. (Palo Alto CA) Guo Ta-Pen R. (Cupertino CA) Reyneri Justin M. (Los Altos CA), Programmable interconnect architecture.
  77. Gamal Abbas El ; El-Avat Khaled A. ; Mohsen Amr, Programmable interconnect architecture.
  78. Verheyen, Henry T.; Law, Hung-Fai S., Programmable interconnect architecture without active devices.
  79. Cliff, Richard G.; Ahanin, Bahram; Lytle, Craig Schilling; Heile, Francis B.; Pedersen, Bruce B.; Veenstra, Kerry, Programmable logic array integrated circuits.
  80. Lee Fung Fung ; Cliff Richard G. ; Cope L. Todd,MYX ; McClintock Cameron R. ; Leong William ; Watson James A. ; Huang Joseph ; Ahanin Bahram, Programmable logic array integrated circuits.
  81. Leong William (San Francisco CA) McClintock Cameron (Mountain View CA) Cliff Richard G. (Milpitas CA), Programmable logic array integrated circuits with interconnection conductors of overlapping extent.
  82. Furtek Frederick C. (Arlington MA), Programmable logic cell and array.
  83. Keida Hisaya (Chiba JPX), Programmable logic device.
  84. Sakamoto Makoto (Chiba JPX), Programmable logic device having programmable wiring for connecting adjacent programmable logic elements through a singl.
  85. El Ayat Khaled A. (Cupertino CA) Bakker Gregory W. (Sunnyvale CA) Lien Jung-Cheun (San Jose CA) Plants William C. (Santa Clara CA) Kaptanoglu Sinan (San Carlos CA) Gopisetty Runip (Los Gatos CA) Chan, Programmable logic module and architecture for field programmable gate array device.
  86. Lowrey, Tyler; Parkinson, Ward; Wicker, Guy, Programmable matrix array with chalcogenide material.
  87. Nathan Richard J. ; Lan James J. D. ; Chiang Steve S., Programmable/reprogrammable printed circuit board using fuse and/or antifuse as interconnect.
  88. Lan James J. D. ; Chiang Steve S. ; Shepherd William H. ; Wu Paul Y. F., Programmable/reprogrammable structure using fuses and antifuses.
  89. Ahrens Michael G. (Sunnyvale CA), Ram-logic tile for field programmable gate arrays.
  90. Barbier, Jean; LePape, Olivier; Reblewski, Frederic, Reconfigurable integrated circuit with integrated debugging facilities and scalable programmable interconnect.
  91. El Gamal Abbas (Palo Alto CA) Chiang Steve S. S. (Saratoga CA), Reconfigurable programmable interconnect architecture.
  92. Yusa Terukazu (Itami JPX) Sakashita Kazuhiro (Itami JPX) Takimoto Isao (Itami JPX) Hashizume Takeshi (Itami JPX) Komoike Tatsunori (Itami JPX), Semiconductor integrated circuit and method of designing same.
  93. Nakamura Hideo (Tokyo JPX) Sawase Terumi (Sayama JPX) Hayashi Makoto (Tokyo JPX), Semiconductor logic device having two-dimensional logic arrays and logic cell chains alternately arranged.
  94. Wang Steven ; Tseng Ping-Sheng ; Lin Sharon Sheau-Pyng ; Tsay Ren-Song ; Sun Richard Yachyang ; Shen Quincy Kun-Hsu ; Tsai Mike Mon Yen, Simulation server system and method.
  95. Tseng Ping-Sheng ; Lin Sharon Sheau-Pyng ; Shen Quincy Kun-Hsu ; Sun Richard Yachyang ; Tsai Mike Mon Yen ; Tsay Ren-Song ; Wang Steven, Simulation/emulation system and method.
  96. Tseng Ping-Sheng ; Lin Sharon Sheau-Ping ; Shen Quincy Kun-Hsu, Timing-insensitive glitch-free logic system and method.
  97. Shepherd William H. ; Chiang Steve S. ; Xie John Y., Use of conductive particles in a nonconductive body as an integrated circuit antifuse.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로