$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Pulse generating circuit in a semiconductor integrated circuit and a delay circuit therefor 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • H03K-005/159
출원번호 US-0030662 (1987-03-27)
우선권정보 JP-0074965 (1986-03-31)
발명자 / 주소
  • Segawa Hiroshi (Itami JPX) Matsumura Tetsuya (Itami JPX)
출원인 / 주소
  • Mitsubishi Denki Kabushiki Kaisha (Tokyo JPX 03)
인용정보 피인용 횟수 : 33  인용 특허 : 10

초록

In a semiconductor integrated circuit, a pulse generating circuit comprises a delay circuit receiving a first signal and producing a second signal delayed with respect to the first signal. The delay circuit has a delay time which is variable by a control signal supplied from a control circuit. The f

대표청구항

A pulse generating circuit in a semiconductor integrated circuit comprising: a first input terminal for receiving a first signal, a delay circuit receiving the first signal and producing a second signal delayed with respect to the first signal, the delay circuit having delay time which is variable b

이 특허에 인용된 특허 (10)

  1. Baumgartner Richard A. (Palo Alto CA) Dukes John N. (Los Altos Hills CA) Fisher George A. (Andover MA), Amplitude insensitive delay line.
  2. Dukes John N. (Los Altos Hills CA) Baumgartner Richard A. (Palo Alto CA) Bennett Ian (Palo Alto CA) Pering Richard D. (Palo Alto CA) Fisher George A. (Andover MA), Amplitude insensitive delay lines in an accoustic imaging system.
  3. Clemen ; Rainer ; Haug ; Werner ; Schnadt ; Robert, Delay circuit with field effect transistors.
  4. Chan Steven S. (Fremont CA), Delay control circuit.
  5. Skrzypczak Jean-Michel (Paris FRX), Delay device and the use thereof in the decoding device of distance measuring equipment.
  6. Yoshida Kenji (Saitama JPX), Delay pulse generating circuit.
  7. Miki Yasuhiko (Tokyo JPX), Digital signal delay circuit.
  8. Yee Seening (Port Washington NY), Edge detector circuit and oscillator using same.
  9. Eder Andr (Paris FRX), Linear voltage-pulse base-clipping circuit with adjustable-threshold condition and echograph comprising such a device.
  10. Tennyson Mark R. (Anaheim CA), MOS Fixed delay circuit.

이 특허를 인용한 특허 (33)

  1. Molin Stuart B. (Oceanside CA), Adjustable delay line.
  2. Shah Shailesh ; Landry Gregory J., Apparatus and method for generating a pulse signal.
  3. Houston Theodore W. (Richardson TX), Circuit and method for compensating variations in delay.
  4. Naffziger Samuel D, Circuit and method for limiting subthreshold leakage.
  5. Queinnec Olivier (Grenoble FRX) Pouget Henri (Grenoble FRX), Circuit for detecting a supply voltage drop and for resetting an initialization circuit.
  6. Simpson Richard D. (Houston TX), Clock pulse generating circuits.
  7. Shou Guoliang,JPX ; Takatori Sunao,JPX ; Yamamoto Makoto,JPX, Computational circuit.
  8. Roohparvar Frankie, Controllable one-shot circuit and method for controlling operation of memory circuit using same.
  9. Molin Stuart B. (Oceanside CA), Delay line providing an adjustable delay in response to binary input signals.
  10. Chang Ray (Austin TX) Flannagan Stephen T. (Austin TX) Jones Kenneth W. (Austin TX), Delay locked loop for detecting the phase difference of two signals having different frequencies.
  11. Wu Chih-Siung (Saratoga CA) Szeto Kinyue (San Francisco CA), Double filtering glitch eater for elimination of noise from signals on a SCSI bus.
  12. Dischert Lee R. ; Shields Jerome, High speed interpolation filter and a method thereof.
  13. Rothenberger Roland D. (Poway CA) Sullivan Greg T. (Escondido CA) Tung Kenny Y. (Escondido CA), Integrated circuit memory having high speed and low power by selectively coupling compensation components to a pulse gen.
  14. Doberenz, Philip W., Method and apparatus for generating a clock signal.
  15. Doberenz, Philip W., Method and apparatus for generating a clock signal.
  16. Lerner Abner ; Maas Michael F., One-shot pulse synchronizer.
  17. Isobe Mitsuo (Kanagawa JPX) Kobayashi Makiji (Kanagawa JPX), Output circuit for a semiconductor device for reducing rise time of an output signal.
  18. Nakamura Kazuyuki,JPX, PLL timing generator.
  19. Nakamura Kazuyuki (Tokyo JPX), PLL timing generator with voltage controlled oscillator.
  20. Rothenberger Roland D. ; Sullivan Greg T. ; Tung Kenny Yifeng, Precision delay circuit.
  21. Hunter Paul R. ; Lawrence Archer R. ; Little Jack C., Programmable pulse generator.
  22. Churchill Jonathan F.,GBX ; Raftery Neil P.,GBX ; Hendry Colin J.,GBX ; Shanmugam Jeyakumar ; Finn Mark A. ; Surrette Thomas M. ; Phelan Cathal G. ; Pancholy Ashish, Scan path circuitry for programming a variable clock pulse width.
  23. Churchill Jonathan F.,GBX ; Raftery Neil P.,GBX ; Hendry Colin J.,GBX ; Shanmugam Jeyakumar ; Finn Mark A. ; Surrette Thomas M. ; Phelan Cathal G. ; Pancholy Ashish, Scan path circuitry including a programmable delay circuit.
  24. Churchill Jonathan F.,GBX ; Raftery Neil P.,GBX ; Hendry Colin J.,GBX ; Shanmugam Jeyakumar ; Finn Mark A. ; Surrette Thomas M. ; Phelan Cathal G. ; Pancholy Ashish, Scan path circuitry including a programmable delay circuit.
  25. Churchill Jonathan F.,GBX ; Raftery Neil P.,GBX ; Shanmugam Jeyakumar ; Finn Mark A. ; Surrette Thomas M. ; Phelan Cathal G. ; Pancholy Ashish, Scan path circuitry including an output register having a flow through mode.
  26. Fagan, John L.; Bossard, Mark, Selectable delay pulse generator.
  27. Simon, Thomas D.; Amirtharajah, Rajeevan, Selectively combining signals to produce desired output signal.
  28. Simon, Thomas D.; Amirtharajah, Rajeevan, Selectively combining signals to produce desired output signal.
  29. Awaya Tomoharu (Kawasaki JPX) Sugimoto Masaya (Kawasaki JPX), Semiconductor memory device having a variably write pulse width capability.
  30. Koichiro Minami JP; Takanori Saeki JP; Masashi Nakagawa JP, Synchronous delay circuit.
  31. Churchill Jonathan F.,GBX ; Raftery Neil P.,GBX ; Hendry Colin J.,GBX ; Shanmugam Jeyakumar ; Finn Mark A. ; Surrette Thomas M. ; Phelan Cathal G. ; Pancholy Ashish, Test mode features for synchronous pipelined memories.
  32. Ohta Akira,JPX ; Higashisaka Norio,JPX ; Heima Tetsuya,JPX, Variable delay circuit and a variable pulse width circuit.
  33. Alan C. Folmsbee, Waveshaper for false edge rejection of an input signal.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로