$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Information processing system 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • G06F-015/18
출원번호 US-0461080 (1990-01-04)
우선권정보 JP-0000297 (1989-01-06); JP-0000299 (1989-01-06); JP-0000300 (1989-01-06); JP-0056458 (1989-03-10); JP-0263103 (1989-10-11)
발명자 / 주소
  • Masuda Noboru (Kokubunji JPX) Yasunaga Moritoshi (Kawaguchi JPX) Yamada Minoru (Hanno JPX) Masaki Akira (Musashino JPX) Asai Mitsuo (Kokubunji JPX) Hirai Yuzo (Tsukuba JPX) Yagyu Masayoshi (Kokubunji
출원인 / 주소
  • Hitachi, Ltd. (Tokyo JPX 03)
인용정보 피인용 횟수 : 32  인용 특허 : 0

초록

An information processing system includes a plurality of functional blocks (neurons) and a data bus for transmitting in common the outputs of the individual functional blocks (neurons). Data transaction among the functional blocks (neurons) is performed through the data bus on the time-division basi

대표청구항

An information processing system, comprising: a plurality of neurons each having a memory for storing a weight value which is related to the other neurons; means for generating an address signal for specifying sequentially one by one said plurality of neurons; an address bus, connected to said means

이 특허를 인용한 특허 (32)

  1. Lind, Michael A.; Priddy, Kevin L.; Morgan, Gary B.; Griffin, Jeffrey W.; Ridgway, Richard W.; Stein, Steven L., Application specific intelligent microsensors.
  2. Boulet Jean-Yves,FRX ; Tannhof Pascal,FRX ; Paillet Guy,FRX, Circuit for searching/sorting data in neural networks.
  3. Turner Douglas D. ; Breuer Gabriela, Configurable neural network integrated circuit.
  4. Godefroy Catherine,FRX ; Steimle Andre,FRX ; Tannhof Pascal,FRX ; Paillet Guy,FRX, Daisy chain circuit for serial connection of neuron circuits.
  5. Gallup Michael G. (Austin TX) Goke L. R. (Austin TX) Seaton ; Jr. Robert W. (Austin TX) Lawell Terry G. (Austin TX), Data processing system and method thereof.
  6. Gallup Michael G. ; Goke L. Rodney, Data processing system and method thereof.
  7. Gallup Michael G. ; Goke L. Rodney ; Seaton ; Jr. Robert W. ; Lawell Terry G. ; Osborn Stephen G. ; Tomazin Thomas J., Data processing system and method thereof.
  8. Gallup Michael G. ; Goke L. Rodney ; Seaton ; Jr. Robert W. ; Lawell Terry G. ; Osborn Stephen G. ; Tomazin Thomas J., Data processing system and method thereof.
  9. Gallup Michael G. (Austin TX) Goke L. Rodney (Austin TX) Seaton ; Jr. Robert W. (Austin TX), Data processor for conditionally modifying extension bits in response to data processing instruction execution.
  10. Wilson, Bary W.; Heister, Earl; Greitzer, Frank L., Diagnostics/prognostics using wireless links.
  11. Spielman Jason ; Huang Yee-Wei ; Gallup ; deceased Michael G. ; Seaton ; Jr. Robert W. ; Goke L. Rodney, Efficient stack utilization for compiling and executing nested if-else constructs in a vector data processing system.
  12. Nakahira Hiroyuki (Osaka JPX) Maruyama Masakatsu (Osaka JPX) Sakiyama Shiro (Osaka JPX) Maruno Susumu (Osaka JPX) Kouda Toshiyuki (Nara JPX) Fukuda Masaru (Osaka JPX), Information processing apparatus for implementing neural network.
  13. Gallup Michael G. ; Goke L. Rodney ; Bell Meltin, Method and apparatus for performing a vector skip instruction in a data processor.
  14. Louis, Didier; Steimle, Andre, Method and circuit for performing the integrity diagnostic of an artificial neural network.
  15. Wiles Michael F. (Round Rock TX) Bell Meltin (Austin TX) Gallup Michael G. (Austin TX) Goke L. Rodney (Austin TX) Davis Jack R. (Austin TX) Welty Erik L. (Austin TX), Method for complex data movement in a multi-processor data processing system.
  16. Watanabe Takao,JPX ; Kimura Katsutaka,JPX ; Itoh Kiyoo,JPX ; Kawajiri Yoshiki,JPX, Neural network processing system using semiconductor memories.
  17. Watanabe,Takao; Kimura,Katsutaka; Itoh,Kiyoo; Kawajiri,Yoshiki, Neural network processing system using semiconductor memories.
  18. Lightowler,Neil, Neural processing element for use in a neural network.
  19. Steimle Andre,FRX ; Tannhof Pascal,FRX ; Paillet Guy,FRX, Neural semiconductor chip and neural networks incorporated therein.
  20. Boulet Jean-Yves (Ballancourt Sur Essonne FRX) Louis Didier (Fontainebleau FRX) Godefroy Catherine (Corbeil Essonnes FRX) Steimle Andre (Evry FRX) Tannhof Pascal (Cely En Biere FRX) Paillet Guy (Mont, Neuron circuit.
  21. Nomura,Osamu; Morie,Takashi; Nakano,Teppei, Operation circuit and operation control method thereof.
  22. Nomura,Osamu; Morie,Takashi; Nakano,Teppei, Operation circuit and operation control method thereof.
  23. Matsugu, Masakazu, Pulse signal circuit, parallel processing circuit, and pattern recognition system.
  24. Matsugu,Masakazu, Pulse signal circuit, parallel processing circuit, pattern recognition system, and image input system.
  25. Matsugu,Masakazu, Pulse signal circuit, parallel processing circuit, pattern recognition system, and image input system.
  26. Yoda Fumio, Self-organizing neural network for pattern classification.
  27. Tadashi Shibata JP; Tadahiro Ohmi JP; Tatsuo Morimoto JP; Ryu Kaiwara JP, Semiconductor arithmetic circuit.
  28. Watanabe Takao,JPX ; Kimura Katsutaka,JPX ; Itoh Kiyoo,JPX ; Kawajiri Yoshiki,JPX, Semiconductor integrated circuit device comprising a memory array and a processing circuit.
  29. Batten ; Jr. George W. (2646 Aberdeen Way Houston TX 77025), Sensor for use in a neural network.
  30. Poon Chi-Sang (Lexington MA), Tree-like perceptron and a method for parallel distributed training of such perceptrons.
  31. Spielman Jason (Austin TX) Huang Yee-Wei (Austin TX) Gallup ; deceased Michael G. (late of Austin TX by Linda Gallup ; executor ) Seaton ; Jr. Robert W. (Austin TX) Goke L. Rodney (Austin TX), Vector move instruction in a vector data processing system and method therefor.
  32. Shi, Bingxue; Lu, Chun, Voltage-mode pulse width modulation VLSI implementation of neural networks.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로