$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Programmable logic device with memory that can store routing data of logic data 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • G06F-007/38
  • H03K-019/173
출원번호 US-0383108 (1995-02-03)
우선권정보 GB-0003084 (1993-02-16)
발명자 / 주소
  • Stansfield Anthony I. (Hotwells GBX)
출원인 / 주소
  • SGS-Thomson Microelectronics Limited (GBX 03)
인용정보 피인용 횟수 : 166  인용 특허 : 0

초록

A programmable logic device is disclosed which can be used either as a look-up table logic device or as a logic function generator. This enables combinations to be provided such as the combination of a look-up table with a fixed gate field programmable gate array.

대표청구항

A programmable logic device comprising: a plurality of logic elements and connected to each logic element a switch circuit the state of which is controllable to determine connections between the logic elements; a storage circuit providing at least one storage location and operatively connected to th

이 특허를 인용한 특허 (166)

  1. Herron,Nigel G.; Thorne,Eric J.; Wang,Qingqi, Apparatus for testing an interconnecting logic fabric.
  2. Vorbach, Martin; Baumgarte, Volker; Ehlers, Gerd, Bus systems and reconfiguration methods.
  3. Kryzak,Joseph Neil; Hoelscher,Aaron J.; Rock,Thomas E., Channel bonding of a plurality of multi-gigabit transceivers.
  4. Vorbach, Martin; Münch, Robert, Circuit having a multidimensional structure of configurable cells that include multi-bit-wide inputs and outputs.
  5. Li, Jing, Computer architecture using compute/storage tiles.
  6. Bernard J. New ; Ralph D. Wittig ; Sundararajarao Mohan, Configurable logic element with expander structures.
  7. New, Bernard J.; Wittig, Ralph D.; Mohan, Sundararajarao, Configurable logic element with expander structures.
  8. New, Bernard J.; Wittig, Ralph D.; Mohan, Sundararajarao, Configurable logic element with expander structures.
  9. New,Bernard J.; Wittig,Ralph D.; Mohan,Sundararajarao, Configurable logic element with expander structures.
  10. New,Bernard J.; Wittig,Ralph D.; Mohan,Sundararajarao, Configurable logic element with expander structures.
  11. Douglass, Stephen M.; Ansari, Ahmad R., Configurable logic fabric including two fixed logic processors with individual interface to receive availability signal from custom operation code configured processor.
  12. Vorbach, Martin; Nückel, Armin, Configurable logic integrated circuit having a multidimensional structure of configurable elements.
  13. Ralph D. Wittig ; Sundararajarao Mohan ; Bernard J. New, Configurable lookup table for programmable logic devices.
  14. Pelagalli Sergio,ITX ; Losi Marco,ITX, Connection matrix for a microcontroller emulation chip.
  15. Francis B. Heile, Content addressable memory encoded outputs.
  16. Miller, Marc; Reaves, Jimmy Lee, Content addressable memory in integrated circuit.
  17. Sahraoui Zohair M.,CAX ; Chapman John M.,CAX ; Fujimoto James S. ; King Andrew E.,CAX ; LaCroix Andrew C. E.,CAX ; Wood Steven W.,CAX, Content addressable memory programmable array.
  18. Douglass, Stephen M.; Ansari, Ahmad R., Custom code processing in PGA by providing instructions from fixed logic processor portion to programmable dedicated processor portion.
  19. Vorbach, Martin; Thomas, Alexander, Data processing device and method.
  20. Vorbach, Martin; Thomas, Alexander, Data processing device and method.
  21. Vorbach, Martin; Thomas, Alexander, Data processing device and method.
  22. Vorbach, Martin; Becker, Jürgen; Weinhardt, Markus; Baumgarte, Volker; May, Frank, Data processing method and device.
  23. Vorbach, Martin; Becker, Jürgen; Weinhardt, Markus; Baumgarte, Volker; May, Frank, Data processing method and device.
  24. Vorbach, Martin, Data processing system.
  25. Vorbach, Martin; Münch, Robert, Data processor having disabled cores.
  26. Vorbach, Martin, Device including a field having function cells and information providing cells controlled by the function cells.
  27. Vorbach Martin Andreas,DEX ; Munch Robert Markus,DEX, Dynamically reconfigurable data processing system.
  28. Schultz, David P., FPGA and embedded circuitry initialization and processing.
  29. Wittig Ralph D. ; Mohan Sundararajarao ; Carberry Richard A., FPGA configurable logic block with multi-purpose logic/memory circuit.
  30. Wittig Ralph D. ; Mohan Sundararajarao ; Carberry Richard A., FPGA configurable logic block with multi-purpose logic/memory circuit.
  31. Wittig Ralph D. ; Mohan Sundararajarao ; Carberry Richard A., FPGA configurable logic block with multi-purpose logic/memory circuit.
  32. Kean Thomas A.,GBX, FPGA using RAM control signal lines as routing or logic resources after configuration.
  33. Kean Thomas A.,GBX, FPGA using RAM control signal lines as routing or logic resources after configuration.
  34. Kean Thomas A.,GBX, FPGA using RAM control signal lines as routing or logic resources after configuration.
  35. Kawana Keiichi ; Rostoker Michael D., FPGA with embedded content-addressable memory.
  36. Steele Randy Charles ; Chinnow ; Jr. Duane H., Field programmable gate array with high speed SRAM based configurable function block configurable as high performance logic or block of SRAM.
  37. Cory,Warren E.; Ghia,Atul V., Flexible channel bonding and clock correction operations on a multi-block data path.
  38. Ansari, Ahmad R.; Douglass, Stephen M., Floor planning for programmable gate array having embedded fixed logic circuitry.
  39. Vorbach, Martin; May, Frank, Hardware definition method including determining whether to implement a function as hardware or software.
  40. Menon,Suresh M.; Ghia,Atul V.; Cory,Warren E.; Sasaki,Paul T.; Freidin,Philip M.; Asuncion,Santiago G.; Costello,Philip D.; Vadi,Vasisht M.; Bekele,Adebabay M.; Verma,Hare K., High speed configurable transceiver architecture.
  41. Martin Vorbach DE; Robert Munch DE, I/O and memory bus system for DFPS and units with two or multi-dimensional programmable cell architectures.
  42. Vorbach, Martin; Münch, Robert, I/O and memory bus system for DFPS and units with two- or multi-dimensional programmable cell architectures.
  43. Vorbach, Martin; Münch, Robert, I/O and memory bus system for DFPS and units with two- or multi-dimensional programmable cell architectures.
  44. Vorbach,Martin; M��nch,Robert, I/O and memory bus system for DFPS and units with two-or multi-dimensional programmable cell architectures.
  45. Vorbach Martin,DEX ; Munch Robert,DEX, I/O and memory bus system for DFPs and units with two- or multi-dimensional programmable cell architectures.
  46. Vorbach, Martin; Munch, Robert, I/O and memory bus system for DFPs and units with two- or multi-dimensional programmable cell architectures.
  47. Vorbach, Martin; Munch, Robert, I/O and memory bus system for DFPs and units with two- or multi-dimensional programmable cell architectures.
  48. Vorbach,Martin; M?nch,Robert, I/O and memory bus system for DFPs and units with two-or multi-dimensional programmable cell architectures.
  49. Gan, Andy H.; Herron, Nigel G., Insertable block tile for interconnecting to a device embedded in an integrated circuit.
  50. Martin Vorbach DE; Robert Munch DE, Internal bus system for DFPS and units with two- or multi-dimensional programmable cell architectures, for managing large volumes of data with a high interconnection complexity.
  51. Vorbach,Martin; M체nch,Robert, Internal bus system for DFPS and units with two-or multi-dimensional programmable cell architectures, for managing large volumes of data with a high interconnection complexity.
  52. Vorbach, Martin; May, Frank; Reichardt, Dirk; Lier, Frank; Ehlers, Gerd; Nückel, Armin; Baumgarte, Volker; Rao, Prashant; Oertel, Jens, Logic cell array and bus system.
  53. Vorbach, Martin; May, Frank; Reichardt, Dirk; Lier, Frank; Ehlers, Gerd; Nückel, Armin; Baumgarte, Volker; Rao, Prashant; Oertel, Jens, Logic cell array and bus system.
  54. Vorbach, Martin; May, Frank; Reichardt, Dirk; Lier, Frank; Ehlers, Gerd; Nückel, Armin; Baumgarte, Volker; Rao, Prashant; Oertel, Jens, Logic cell array and bus system.
  55. Ralph D. Wittig ; Sundararajarao Mohan ; Richard A. Carberry, Logic/memory circuit having a plurality of operating modes.
  56. Vorbach, Martin; May, Frank; Reichardt, Dirk; Lier, Frank; Ehlers, Gerd; Nückel, Armin; Baumgarte, Volker; Rao, Prashant; Oertel, Jens, Logical cell array and bus system.
  57. Wittig Ralph D. ; Mohan Sundararajarao ; Carberry Richard A., Memory array with hard and soft decoders.
  58. Hallivuori, Ville; Kuusisaari, Juhamatti, Method and a device for defining a look-up system for a network element of a software-defined network.
  59. New Bernard J., Method and apparatus for controlling the partial reconfiguration of a field programmable gate array.
  60. Cory,Warren E., Method and apparatus for operating a transceiver in different data rates.
  61. Douglass,Stephen M.; Ansari,Ahmad R., Method and apparatus for processing data with a programmable gate array using fixed and programmable processors.
  62. Gan, Andy H., Method and apparatus for routing interconnects to devices with dissimilar pitches.
  63. Ansari,Ahmad R.; Vashi,Mehul R., Method and apparatus for synchronized buses.
  64. Fang, Ying, Method and apparatus for testing an embedded device.
  65. Herron,Nigel G.; Thorne,Eric J.; Wang,Qingqi, Method and apparatus for testing circuitry embedded within a field programmable gate array.
  66. Burnley,Richard P.; Oda,Shizuka; Gan,Andy H., Method and apparatus for timing modeling.
  67. Oda,Shizuka; Burnley,Richard P., Method and apparatus for timing modeling.
  68. Vorbach, Martin; May, Frank; Nuckel, Armin, Method and device for processing data.
  69. Vorbach, Martin; May, Frank; Nuckel, Armin, Method and device for processing data.
  70. Yin, Robert; Vashi, Mehul R., Method and system for controlling default values of flip-flops in PGA/ASIC-based designs.
  71. Sanchez, Reno L.; Linn, John H., Method and system for creating a customized support package for an FPGA-based system-on-chip (SoC).
  72. Sanchez, Reno L.; Linn, John H., Method and system for creating a customized support package for an FPGA-based system-on-chip (SoC).
  73. Sanchez,Reno L.; Linn,John H., Method and system for creating a customized support package for an FPGA-based system-on-chip (SoC).
  74. Schultz,David P., Method and system for flexibly nesting JTAG TAP controllers for FPGA-based system-on-chip (SoC).
  75. Bertolet Allan Robert ; Clinton Kim P.N. ; Gould Scott Whitney ; Keyser III Frank Ray ; Reny Timothy Shawn ; Zittritsch Terrance John, Method and system for layout and schematic generation for heterogeneous arrays.
  76. Vorbach, Martin; Munch, Robert, Method for deadlock-free configuration of dataflow processors and modules with a two- or multidimensional programmable cell structure (FPGAs, DPGAs, etc.).
  77. Vorbach, Martin, Method for debugging reconfigurable architectures.
  78. Vorbach, Martin, Method for debugging reconfigurable architectures.
  79. Vorbach, Martin; May, Frank; Nückel, Armin, Method for debugging reconfigurable architectures.
  80. Vorbach,Martin, Method for debugging reconfigurable architectures.
  81. Vorbach,Martin; May,Frank; N체ckel,Armin, Method for debugging reconfigurable architectures.
  82. Martin Vorbach DE; Robert Munch DE, Method for hierarchical caching of configuration data having dataflow processors and modules having two-or multidimensional programmable cell structure (FPGAs, DPGAs, etc.)--.
  83. Vorbach, Martin; Nückel, Armin, Method for interleaving a program over a plurality of cells.
  84. Vorbach, Martin; Nückel, Armin; May, Frank; Weinhardt, Markus; Cardoso, Joao Manuel Paiva, Method for processing data.
  85. Vorbach Martin,DEX ; Munch Robert,DEX, Method for the automatic address generation of modules within clusters comprised of a plurality of these modules.
  86. Vorbach, Martin; May, Frank; Nückel, Armin, Method for the translation of programs for reconfigurable architectures.
  87. May,Frank; N?ckel,Armin; Vorbach,Martin, Method for translating programs for reconfigurable architectures.
  88. Douglass, Stephen M., Method of designing integrated circuit having both configurable and fixed logic circuitry.
  89. Vorbach, Martin; Munch, Robert, Method of hierarchical caching of configuration data having dataflow processors and modules having two-or multidimensional programmable cell structure (FPGAs, DPGAs , etc.).
  90. Vorbach,Martin; M체nch,Robert, Method of hierarchical caching of configuration data having dataflow processors and modules having two-or multidimensional programmable cell structure (FPGAs, DPGAs, etc.).
  91. Symanow David Anthony ; Gulau David Bryan ; Progar Paul Michael ; Golden Jeffrey Neil ; Gillespie Douglas Brian, Method of producing customizable automotive electronic systems.
  92. Vorbach, Martin; Munch, Robert, Method of repairing integrated circuits.
  93. Vorbach, Martin; Munch, Robert, Method of self-synchronization of configurable elements of a programmable module.
  94. Vorbach, Martin; Munch, Robert M., Method of self-synchronization of configurable elements of a programmable module.
  95. Vorbach, Martin; Münch, Robert M., Method of self-synchronization of configurable elements of a programmable module.
  96. Vorbach, Martin; Münch, Robert M., Method of self-synchronization of configurable elements of a programmable module.
  97. Vorbach, Martin; Münch, Robert M., Method of self-synchronization of configurable elements of a programmable module.
  98. Vorbach,Martin; M체nch,Robert, Method of self-synchronization of configurable elements of a programmable module.
  99. Vorbach, Martin; M?nch, Robert, Method of self-synchronization of configurable elements of a programmable unit.
  100. Vorbach, Martin; Munch, Robert, Method of self-synchronization of configurable elements of a programmable unit.
  101. Vorbach Martin,DEX ; Munch Robert,DEX, Method of the self-synchronization of configurable elements of a programmable unit.
  102. Vorbach, Martin; Baumgarte, Volker, Methods and devices for treating and processing data.
  103. Vorbach, Martin; Baumgarte, Volker, Methods and devices for treating and processing data.
  104. Vorbach, Martin; Baumgarte, Volker, Methods and devices for treating and processing data.
  105. Vorbach,Martin; Baumgarte,Volker, Methods and devices for treating and processing data.
  106. Vorbach, Martin, Methods and devices for treating and/or processing data.
  107. Lee,Andy L.; McClintock,Cameron; Johnson,Brian; Cliff,Richard; Reddy,Srinivas; Lane,Chris; Leventis,Paul; Betz,Vaughn Timothy; Lewis,David, Methods for designing PLD architectures for flexible placement of IP function blocks.
  108. Sasaki,Paul T.; Menon,Suresh M.; Ghia,Atul V.; Cory,Warren E.; Verma,Hare K.; Freidin,Philip M., Network physical layer with embedded multi-standard CRC generator.
  109. Lee, Andy L.; McClintock, Cameron R.; Johnson, Brian D.; Cliff, Richard G.; Reddy, Srinivas T.; Lane, Christopher F.; Leventis, Paul; Betz, Vaughn; Lewis, David, PLD architecture for flexible placement of IP function blocks.
  110. Lee, Andy L.; McClintock, Cameron R.; Johnson, Brian D.; Cliff, Richard G.; Reddy, Srinivas T.; Lane, Christopher F.; Leventis, Paul; Betz, Vaughn; Lewis, David, PLD architecture for flexible placement of IP function blocks.
  111. Lee, Andy L.; McClintock, Cameron; Johnson, Brian; Cliff, Richard; Reddy, Srinivas; Lane, Chris; Leventis, Paul; Betz, Vaughn Timothy; Lewis, David, PLD architecture for flexible placement of IP function blocks.
  112. Lee, Andy L.; McClintock, Cameron; Johnson, Brian; Cliff, Richard; Reddy, Srinivas; Lane, Chris; Leventis, Paul; Betz, Vaughn Timothy; Lewis, David, PLD architecture for flexible placement of IP function blocks.
  113. Lee, Andy L.; McClintock, Cameron; Johnson, Brian; Cliff, Richard; Reddy, Srinivas; Lane, Christopher; Leventis, Paul; Betz, Vaughn Timothy; Lewis, David, PLD architecture for flexible placement of IP function blocks.
  114. Vorbach, Martin, Parallel task operation in processor and reconfigurable coprocessor configured based on information in link list including termination information for synchronization.
  115. Vorbach, Martin; Baumgarte, Volker; Ehlers, Gerd; May, Frank; Nückel, Armin, Pipeline configuration protocol and configuration unit communication.
  116. Vorbach, Martin; Baumgarte, Volker; Ehlers, Gerd; May, Frank; Nückel, Armin, Pipeline configuration protocol and configuration unit communication.
  117. Vorbach,Martin; Baumgarte,Volker; Ehlers,Gerd; May,Frank; N체ckel,Armin, Pipeline configuration unit protocols and communication.
  118. Vorbach Martin,DEX ; Munch Robert,DEX, Process for automatic dynamic reloading of data flow processors (DFPs) and units with two or three-dimensional programmable cell architectures (FPGAs, DPGAs and the like).
  119. Vorbach, Martin; Münch, Robert, Process for automatic dynamic reloading of data flow processors (DFPs) and units with two- or three-dimensional programmable cell architectures (FPGAs, DPGAs, and the like).
  120. Martin Vorbach DE; Robert Munch DE, Process for automatic dynamic reloading of data flow processors (dfps) and units with two-or-three-dimensional programmable cell architectures (fpgas, dpgas, and the like).
  121. Vorbach, Martin, Processor arrangement on a chip including data processing, memory, and interface elements.
  122. Vorbach, Martin; Münch, Robert, Processor chip for reconfigurable data processing, for processing numeric and logic operations and including function and interconnection control units.
  123. Vorbach, Martin; Nückel, Armin, Processor chip including a plurality of cache elements connected to a plurality of processor cores.
  124. Schultz,David P.; Douglass,Stephen M.; Young,Steven P.; Herron,Nigel G.; Vashi,Mehul R.; Sowards,Jane W., Programmable gate array and embedded circuitry initialization and processing.
  125. Douglass, Stephen M.; Young, Steven P.; Herron, Nigel G.; Vashi, Mehul R.; Sowards, Jane W., Programmable gate array having interconnecting logic to support embedded fixed logic circuitry.
  126. Ansari, Ahmad R., Programmable interactive verification agent.
  127. Veenstra Kerry ; Heile Francis B., Programmable logic architecture incorporating a content addressable embedded array block.
  128. Veenstra Kerry ; Heile Francis B., Programmable logic architecture incorporating a content addressable embedded array block.
  129. Francis B. Heile, Programmable logic array device with random access memory configurable as product terms.
  130. Heile Francis B., Programmable logic array device with random access memory configurable as product terms.
  131. Heile Francis B., Programmable logic array device with random access memory configurable as product terms.
  132. Heile, Francis B., Programmable logic array device with random access memory configurable as product terms.
  133. Abbott Curtis, Programmable logic datapath that may be used in a field programmable device.
  134. Abbott, Curtis, Programmable logic datapath that may be used in a field programmable device.
  135. Curtis Abbott, Programmable logic datapath that may be used in a field programmable device.
  136. Dao,Khang Kim; Baxter,Glenn A., Programmable logic device including programmable interface core and central processing unit.
  137. Dao,Khang Kim; Baxter,Glenn A., Programmable logic device including programmable interface core and central processing unit.
  138. Dao,Khang Kim; Baxter,Glenn A., Programmable logic device including programmable interface core and central processing unit.
  139. Francis B. Heile, Programmable logic devices with improved content addressable memory capabilities.
  140. Heile Francis B., Programmable logic devices with improved content addressable memory capabilities.
  141. Vorbach, Martin, Reconfigurable elements.
  142. Vorbach, Martin, Reconfigurable elements.
  143. Vorbach, Martin; Baumgarte, Volker, Reconfigurable general purpose processor having time restricted configurations.
  144. Vorbach,Martin; M?nch,Robert, Reconfigurable multidimensional array processor allowing runtime reconfiguration of selected individual array cells.
  145. Vorbach, Martin, Reconfigurable sequencer structure.
  146. Vorbach, Martin, Reconfigurable sequencer structure.
  147. Vorbach, Martin, Reconfigurable sequencer structure.
  148. Vorbach, Martin, Reconfigurable sequencer structure.
  149. Vorbach,Martin, Reconfigurable sequencer structure.
  150. Hutchings, Brad; Teig, Steven; Schmit, Herman; Redgrave, Jason, Retrieving data from a configurable IC.
  151. Vorbach, Martin; Bretz, Daniel, Router.
  152. Vorbach,Martin; Bretz,Daniel, Router.
  153. Vorbach Martin,DEX ; Munch Robert,DEX, Run-time reconfiguration method for programmable units.
  154. Vorbach,Martin; M?nch,Robert, Run-time reconfiguration method for programmable units.
  155. Vorbach, Martin; Münch, Robert, Runtime configurable arithmetic and logic cell.
  156. Vorbach, Martin; Münch, Robert, Runtime configurable arithmetic and logic cell.
  157. Herron,Nigel G.; Thorne,Eric J.; Wang,Qingqi; Correale, Jr.,Anthony; Dick,Thomas Anderson, Testing a programmable logic device with embedded fixed logic using a scan chain.
  158. Yin, Robert, Testing address lines of a memory controller.
  159. Yin,Robert, Testing address lines of a memory controller.
  160. Burnley, Richard P., Timing performance analysis.
  161. Burnley,Richard P., Timing performance analysis.
  162. Hutchings, Brad; Redgrave, Jason; Huang, Dai; Teig, Steven, Trigger circuits and event counters for an IC.
  163. Martin Vorbach DE; Robert Munch DE, UNIT FOR PROCESSING NUMERIC AND LOGIC OPERATIONS FOR USE IN CENTRAL PROCESSING UNITS (CPUS), MULTIPROCESSOR SYSTEMS, DATA-FLOW PROCESSORS (DSPS), SYSTOLIC PROCESSORS AND FIELD PROGRAMMABLE GATE ARRAY.
  164. Symanow David Anthony ; Gulau David Bryan ; Progar Paul Michael ; Golden Jeffrey Neil ; Gillespie Douglas Brian, User control interface architecture for automotive electronic systems.
  165. Pedersen,Bruce B, Versatile RAM for a programmable logic device.
  166. Pedersen,Bruce B, Versatile RAM for programmable logic device.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로