$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Methods and apparatuses for binning partially completed integrated circuits based upon test results 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • H01L-023/58
출원번호 US-0079016 (1998-05-14)
발명자 / 주소
  • Osann
  • Jr. Robert
  • Eltoukhy Shafy
출원인 / 주소
  • Lightspeed Semiconductor Corporation
대리인 / 주소
    Fliesler, Dubb, Meyer & Lovejoy
인용정보 피인용 횟수 : 63  인용 특허 : 9

초록

A gate array integrated circuit wafer is formed having M-N generic metal interconnection layers and having performance and/or electrical testing circuits which are operative using only the M-N generic metal interconnection layers. The performance and electrical testing circuits are located in the ac

대표청구항

[ What is claimed is:] [1.] An integrated circuit wafer, comprising:a plurality of generic gate array dies, each die including an untestable generic gate array circuit, each circuit including M-N generically-patterned metal interconnection layers, wherein the generic gate array circuits are not yet

이 특허에 인용된 특허 (9)

  1. Anderson James C. (4 E. Myrna La. Tempe AZ 85284), Die sorter.
  2. Bui Nguyen Duc, Hot carrier injection test structure and technique for statistical evaluation.
  3. Alswede Frank ; Davies William ; Hoyer Ronald ; Mendelson Ron ; Prein Frank, Integrated multi-layer test pads.
  4. McClure David C., Integrated-circuit die suitable for wafer-level testing and method for forming the same.
  5. Rostoker Michael D. (Boulder Creek CA) Kapoor Ashok K. (Palo Alto CA), Metal interconnect structures for use with integrated circuit devices to form integrated circuit structures.
  6. Lin Jyh-Feng,TWX ; Lui Hon-Hung,TWX ; Chen Yi-Te,TWX, Method and test site to monitor alignment shift and buried contact trench formation.
  7. Gross David E. (Dripping Springs TX), Method for manufacturing a semiconductor device with a slotted metal test pad to prevent lift-off during wafer scribing.
  8. Farnworth Warren D. (Boise ID) Duesman Kevin (Boise ID) Heitzeberg Ed (Boise ID), Semiconductor dies and wafers and methods for making.
  9. Okumura Koichiro (Tokyo JPX), Semiconductor integrated circuits with specific pitch multilevel interconnections.

이 특허를 인용한 특허 (63)

  1. Agarwal, Vishnu K.; Sandhu, Gurtej S., Boron incorporated diffusion barrier material.
  2. Agarwal, Vishnu K.; Sandhu, Gurtej S., Boron incorporated diffusion barrier material.
  3. Agarwal, Vishnu K.; Sandhu, Gurtej S., Boron incorporated diffusion barrier material.
  4. Agarwal, Vishnu K.; Sandhu, Gurtej S., Boron incorporated diffusion barrier material.
  5. Agarwal,Vishnu K.; Sandhu,Gurtej S., Boron incorporated diffusion barrier material.
  6. Agarwal,Vishnu K.; Sandhu,Gurtej S., Boron incorporated diffusion barrier material.
  7. Hu Yungjun Jeff, Conductive material for integrated circuit fabrication.
  8. Hu, Yungjun Jeff, Conductive material for integrated circuit fabrication.
  9. Hu, Yungjun Jeff, Conductive material for integrated circuit fabrication.
  10. Hu, Yungjun Jeff, Conductive material for integrated circuit fabrication.
  11. Hu, Yungjun Jeff, Conductive material for integrated circuit fabrication.
  12. Hu, Yungjun Jeff, Conductive material for integrated circuit fabrication.
  13. Hu, Yungjun Jeff, Conductive material for integrated circuit fabrication.
  14. Hu, Yungjun Jeff, Conductive material for integrated circuit fabrication.
  15. Hu,Yungjun Jeff, Conductive material for integrated circuit fabrication.
  16. Lee, Soo-cheol; Ahn, Jong-hyon; Son, Kyoung-mok; Shin, Heon-jong; Lee, Hyae-ryoung; Kim, Young-pill; Jung, Moo-jin; Wang, Son-jong; Yoo, Jae-Cheol, Integrated circuit bonding pads including conductive layers with arrays of unaligned spaced apart insulating islands therein and methods of forming same.
  17. Vacula, Patrik; Vacula, Milos; Lzicar, Milan, Integrated mask-programmable logic devices with multiple metal levels and manufacturing process thereof.
  18. Cowles, Timothy B.; Lunde, Aron T., Isolation circuit.
  19. Cowles,Timothy B.; Lunde,Aron T., Isolation circuit.
  20. Cherry,Gregory A.; Adams, III,Ernest D., Method and apparatus for assessing controller performance.
  21. Naffziger,Samuel, Method and apparatus for improving yield by decommissioning optional units on a CPU due to manufacturing defects.
  22. Faris,Sadeg M., Method and system for increasing yield of vertically integrated devices.
  23. Correale, Jr.,Anthony; Al Assadi,Waleed K.; DeBruyne,Les Mark; Dick,Thomas Anderson; Grollimund,Jay Donnelly, Performance built-in self test system for a device and a method of use.
  24. Alter, Martin; Dolan, Richard, Power FET with low on-resistance using merged metal layers.
  25. Kuemerle, Mark W.; Zuchowski, Paul S., Reverse performance binning.
  26. Satake, Nobuo, Semiconductor device and method of manufacturing the same.
  27. Satake, Nobuo, Semiconductor device and method of manufacturing the same.
  28. Satake, Nobuo, Semiconductor device and method of manufacturing the same.
  29. Fujii, Isamu; Miyatake, Shinichi; Watanabe, Yuko; Sato, Homare, Semiconductor device having MOS transistors which are serially connected via contacts and conduction layer.
  30. Lee,Hoi Jin, Semiconductor device with speed binning test circuit and test method thereof.
  31. Tokunaga,Shinya; Furuya,Shigeki; Hinatsu,Yuuji, Semiconductor integrated circuit device and method of producing the same.
  32. Hirai, Miho, Semiconductor testing device.
  33. Takahashi,Masao; Nakata,Yoshirou; Mimura,Tadaaki; Sakashita,Toshihiko; Fukuda,Toshiyuki, Semiconductor wafer and testing method therefor.
  34. Stanvick,Mark, Single layer configurable logic.
  35. Young, Bradley Scott, Space efficient interconnect test multi-structure.
  36. Herron,Nigel G.; Ansari,Ahmad R.; Douglass,Stephen M.; Correale, Jr.,Anthony; DeBruyne,Leslie M., Speed verification of an embedded processor in a programmable logic device.
  37. Bhatia, Harsaran S.; Bryant, Raymond M.; Kadakia, Suresh; Long, David C.; Walling, Paul R., Substrate design of a chip using a generic substrate design.
  38. Bu, Lin-Kai; Hung, Kun-Cheng, Testing apparatus embedded in scribe line and a method thereof.
  39. Flemming, Mark J.; Franz, Alexander J.; Kieft, Tyler D.; Kohli, Raghav; Swanke, Karl V.; Turnbull, Matthew S.; Walker, Matthew, Tool and method to graphically correlate process and test data with specific chips on a wafer.
  40. Lin, Mou-Shiung, Top layers of metal for high performance IC's.
  41. Lin, Mou-Shiung, Top layers of metal for high performance IC's.
  42. Lin, Mou-Shiung, Top layers of metal for high performance IC's.
  43. Lin, Mou-Shiung, Top layers of metal for high performance IC's.
  44. Lin, Mou-Shiung, Top layers of metal for high performance IC's.
  45. Lin, Mou-Shiung, Top layers of metal for high performance IC's.
  46. Lin, Mou-Shiung, Top layers of metal for high performance IC's.
  47. Lin,Mou Shiung, Top layers of metal for high performance IC's.
  48. Lin,Mou Shiung, Top layers of metal for high performance IC's.
  49. Lin,Mou Shiung, Top layers of metal for high performance IC's.
  50. Lin,Mou Shiung, Top layers of metal for high performance IC's.
  51. Lin,Mou Shiung, Top layers of metal for high performance IC's.
  52. Lin,Mou Shiung, Top layers of metal for high performance IC's.
  53. Lin,Mou Shiung, Top layers of metal for high performance IC's.
  54. Lin,Mou Shiung, Top layers of metal for high performance IC's.
  55. Lin,Mou Shiung, Top layers of metal for high performance IC's.
  56. Lin,Mou Shiung, Top layers of metal for high performance IC's.
  57. Lin,Mou Shiung, Top layers of metal for high performance IC's.
  58. Lin,Mou Shiung, Top layers of metal for high performance IC's.
  59. Lin,Mou Shiung, Top layers of metal for high performance IC's.
  60. Iacob,Alin Theodor, Wafer dicing system.
  61. Moore, Brian, Wireless radio frequency technique design and method for testing of integrated circuits and wafers.
  62. Moore, Brian, Wireless radio frequency technique design and method for testing of integrated circuits and wafers.
  63. Moore,Brian, Wireless radio frequency technique design and method for testing of integrated circuits and wafers.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로