$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Method for detecting or repairing intercell defects in more than one array of a memory device 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • G11C-029/00
출원번호 US-0749854 (2000-12-26)
발명자 / 주소
  • Siek, David D.
  • Damon, Tim G.
출원인 / 주소
  • Micron Technology, Inc.
대리인 / 주소
    Dorsey & Whitney, LLP
인용정보 피인용 횟수 : 8  인용 특허 : 38

초록

A method of testing and/or repairing a memory device having two arrays of memory cells arranged in rows and columns. Sense amplifiers shared by the arrays are selectively coupled by isolation transistors to the digit lines of respective columns in each array. The sense amplifiers and isolation trans

대표청구항

A method of testing and/or repairing a memory device having two arrays of memory cells arranged in rows and columns. Sense amplifiers shared by the arrays are selectively coupled by isolation transistors to the digit lines of respective columns in each array. The sense amplifiers and isolation trans

이 특허에 인용된 특허 (38)

  1. Chen Wei (Taipei TWX) Chang Tung Chi (Hsin-Chu TWX), Apparatus for replacing defective cells in a memory device.
  2. Min Dong-Seon (Seoul KRX), CMOS dynamic RAM with discrete sense amplifiers and a common sense amplifier and a method for the manufacture thereof.
  3. Dahlman Erik,SEX ; Willars Per Hans P.,SEX ; Grimlund Olof E.,SEX ; Ewerbring Lars-Magnus,SEX, Code-rate increased compressed mode DS-CDMA systems and methods.
  4. Lambertson Roy Tabler, Compact page-erasable EEPROM non-volatile memory.
  5. King Michael Roy,ATX, Data processing system having monitoring of software activity.
  6. Norman Richard S.,CAX ITX J0E 2K0, Direct replacement cell fault tolerant architecture.
  7. McClure David C. (Carrollton TX), Dual dynamic sense amplifiers for a memory array.
  8. Wendell Dennis L., Efficient on-pitch scannable sense amplifier.
  9. Bright Randall G. (Pittsboro NC) Jansen Peter H. (Durham NC) Nagaraj Vijay K. (Cary NC), Emulator and digital signal analyzer.
  10. Green Robert S. (Boise ID) Moy Thomas H. (Boise ID), Fast sense amplifier.
  11. Tsukakoshi Hisao (Yokohama JPX), Fault analysis apparatus for memories having redundancy circuits.
  12. Park Joo Weon (Seoul KRX), Flash memory device.
  13. Bosse Gene P. (Newberry Park CA), High speed redundancy processor.
  14. Bosse Gene P. (Newberry Park CA), High speed redundancy processor.
  15. Ternullo ; Jr. Luigi ; Stephens ; Jr. Michael C., High-speed synchronous write control scheme.
  16. Schmidt John D. (Palo Alto CA), Memory tester having concurrent failure data readout and memory repair analysis.
  17. Schmidt John D. (Palo Alto CA), Memory tester having memory repair analysis under pattern generator control.
  18. Duesman Kevin G., Memory-cell array and a method for repairing the same.
  19. Passow Robin H. (Maple Plain MN) Priebe Gordon W. (Champlin MN) Isliefson Ronald D. (Lakeville MN) Mactaggart I. Ross (Eden Prairie MN) LeClair Kevin R. (Prior Lake MN), Method and apparatus for a low power self-timed memory control system.
  20. Bair Owen S. (Saratoga CA) Kablanian Adam (San Jose CA) Li Charles (San Jose CA) Zarrinfar Farzad (Pleasanton CA), Method and apparatus for configurable build-in self-repairing of ASIC memories design.
  21. Cruts Melvin Lee, Method and apparatus for pattern sensitivity stress testing of memory systems.
  22. Sanghani Amit D. ; Sridhar Narayanan, Method and apparatus for scan test of SRAM for microprocessor without full scan capability.
  23. Termullo ; Jr. Luigi (Colchester VT) Robillard Marcel J. (Williston VT) Covino James J. (Essex VT) Hall Stuart J. (Underhill Center VT), Method and apparatus for testing redundant word and bit lines in a memory array.
  24. Stroud Charles E. ; Abramovici Miron, Method for testing field programmable gate arrays.
  25. Minne Stephen Charles ; Soh Hyongsok ; Quate Calvin F., Method of fabricating transistor or other electronic device using scanning probe microscope.
  26. Yamaki Yooji (Yokohama JPX) Sakai Shigenori (Kamakura JPX), Method of repairing semiconductor memory.
  27. Atsumi Shigeru (Tokyo JPX), Non-volatile semiconductor memory device using a differential cell in a memory cell.
  28. Van Der Werf Albert,NLX, Optimal design method and apparatus for synchronous digital circuits by retiming through selective flipflop positioning.
  29. Akiyama Tsutomu (Tokyo JPX), Self-diagnostic device for semiconductor memories.
  30. Murata Jun,JPX ; Tadaki Yoshitaka ; Kaneko Hiroko,JPX ; Sekiguchi Toshihiro,JPX ; Uchiyama Hiroyuki,JPX ; Nakamura Hisashi,JPX ; Maeda Toshio,JPX ; Kasahara Osamu,JPX ; Enami Hiromichi,JPX ; Ogishima, Semiconductor integrated circuit, method of fabricating the same and apparatus for fabricating the same.
  31. Isobe Mitsuo (Yokohama JPX) Kimura Tohru (Sagamihara JPX), Semiconductor memory device having a self-diagnosing function.
  32. Mohan Rao G. R. (Dallas TX), Single chip controller-memory device with interbank cell replacement capability and a memory architecture and methods su.
  33. Siek David D., Single digit line with cell contact interconnect.
  34. Dennison Richard Thomas (Hopewell Junction NY) Freeman Leo Boyes (Poughkeepsie NY) Kelly Helen Janet (Wappingers Falls NY) Liu Peter Tsung-Shih (Wallkill NY), Split memory array sharing same sensing and bit decode circuitry.
  35. Chu Christopher M. (Irvine CA) Dhong Sang H. (Mahopac NY) Hwang Wei (Armonk NY) Lu Nicky C-C. (Yorktown Heights NY), Stacked bit-line architecture for high density cross-point memory cell array.
  36. Ackland Bryan D. (Old Bridge NJ) O\Neill Jay H. (Freehold NJ), Static random access memory sense amplifier.
  37. Gregor Roger Paul ; Oakland Steven Frederick, VLSI test circuit apparatus and method.
  38. Eaton ; Jr. James R. (Palo Alto CA) Sodini Charles G. (San Francisco CA) Walker Laurence G. (Palo Alto CA), X-Y Addressable memory.

이 특허를 인용한 특허 (8)

  1. Cook, Charles I., Antenna system and methods for wireless optical network termination.
  2. Marr, Kenneth W., Circuits and methods for repairing defects in memory devices.
  3. Marr, Kenneth W., Circuits and methods for repairing defects in memory devices.
  4. Marr,Kenneth W., Circuits and methods for repairing defects in memory devices.
  5. Price,David T.; Kalpathy Cramer,Jayashree; Ward,Mark, Method for SRAM bitmap verification.
  6. Yun, Jong-Sin, Semiconductor memory devices having memory cell arrays with shortened bitlines.
  7. Casey, Steven M.; Phillips, Bruce A., Systems and methods for implementing a content object access point.
  8. Casey, Steven M.; Cook, Charles I.; Phillips, Bruce A., Transmitting utility usage data via a network interface device.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로