$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Method of configuring FPGAS for dynamically reconfigurable computing 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • G06F-017/50
  • H03K-019/00
출원번호 US-0546460 (2000-04-10)
발명자 / 주소
  • Guccione, Steven A.
출원인 / 주소
  • Xilinx, Inc.
대리인 / 주소
    Cartier, Lois D.Stephenson, JulieBever Hoffman & Harms
인용정보 피인용 횟수 : 28  인용 특허 : 9

초록

A method of configuring FPGAs for reconfigurable computing comprises a software environment for reconfigurable coprocessor applications. This environment comprises a standard high level language compiler (i.e. Java) and a set of libraries. The FPGA is configured directly from a host processor, confi

대표청구항

1. A method of generating configuration information for a field programmable gate array (FPGA), the FPGA being connected to a host processor for configuration thereby; the method comprising: programming the host processor with instructions in a programming language; instantiating elements from a

이 특허에 인용된 특허 (9)

  1. Sample Stephen P. (Mountain View CA) D\Amour Michael R. (Los Altos Hills CA) Payne Thomas S. (Union City CA), Apparatus for emulation of electronic hardware system.
  2. Greenbaum Jack E. ; Baxter Michael A., Compiling system and method for partially reconfigurable computing.
  3. Casselman Steven M., Computer network of distributed virtual computers which are EAC reconfigurable in response to instruction to be executed.
  4. Casselman Steven M., Computer with programmable arrays which are reconfigurable in response to instructions to be executed.
  5. Casselman Steven Mark (Reseda CA), FPGA virtual computer for executing a sequence of program instructions by successively reconfiguring a group of FPGA in.
  6. Mason Martin T. ; Evans Scott C. ; Aranake Sandeep S., Method and system for configuring an array of logic devices.
  7. Knapp Steven K. (Santa Clara CA) Seidel Jorge P. (San Jose CA) Kelem Steven H. (Los Altos Hills CA), Method for generating logic modules from a high level block diagram.
  8. Guccione Steven A., Method of designing FPGAs for dynamically reconfigurable computing.
  9. Casselman Steven, Virtual computer of plural FPG's successively reconfigured in response to a succession of inputs.

이 특허를 인용한 특허 (28)

  1. McCubbrey, David L., Automated system for designing and developing field programmable gate arrays.
  2. McCubbrey,David L., Automated system for designing and developing field programmable gate arrays.
  3. Milne,Roger B.; Vogenthaler,Alexander R.; Stroomer,Jeffrey D.; Taylor,Bradley L.; Carreira,Alexander, Correlation of data from design analysis tools with design blocks in a high-level modeling system.
  4. Krishnan,Sivaram, Execution time modification of instruction emulation parameters.
  5. Brawn, Jonathan William; Alphey, James Roy, Integrated circuit configuration.
  6. LaMacchia, Brian A.; Nightingale, Edmund B.; Barham, Paul, Managing use of a field programmable gate array with isolated components.
  7. LaMacchia, Brian A.; Nightingale, Edmund B., Managing use of a field programmable gate array with reprogammable cryptographic operations.
  8. Schumacher,Paul R.; Janneck,Jorn W.; Parlour,David B., Method and apparatus for designing a system for implementation in a programmable logic device.
  9. Janneck,Jorn W.; Parlour,David B., Method and apparatus for implementing a program language description of a circuit design for an integrated circuit.
  10. Janneck, Jorn W.; Parlour, David B.; Schumacher, Paul R., Method and apparatus for processing a dataflow description of a digital processing system.
  11. Ganesan,Satish R.; Kasat,Amit; Thammanur,Sathyanarayanan; Mohan,Sundararajarao; Prabhu,Usha; Wittig,Ralph D., Method and apparatus for providing self-implementing hardware-software libraries.
  12. Janneck, Jorn W.; Parlour, David B.; Schumacher, Paul R., Method and apparatus for supporting run-time reconfiguration in a programmable logic integrated circuit.
  13. Fallon, Elias L., Method and system for implementing translations of parameterized cells.
  14. Vogenthaler,Alexander R., Method and system for matching a hierarchical identifier.
  15. Willis, John, Method for generating compiler, simulation, synthesis and test suite from a common processor specification.
  16. McCubbrey, David L., Method of partitioning an algorithm between hardware and software.
  17. Ahmad, Sagheer; Corradi, Giulio, Methods and systems for improving safety of processor system.
  18. Ingoldby, Michael George; Ogden, James E.; Ward, Jeffrey C.; Secatch, Stacey; Ismail, Restu I.; Fischaber, Thomas E., Methods of generating a design architecture tailored to specified requirements of a PLD design.
  19. Nightingale, Edmund B.; LaMacchia, Brian A., Profiling application code to identify code portions for FPGA implementation.
  20. Ward, Derek, Programmable controller for use with monitoring device.
  21. Ward, Derek, Programmable logic controller and related electronic devices.
  22. Ishebabi, Harold, Reconfigurable computing system and method of developing application for deployment on the same.
  23. McCubbrey, David L., Scalable system for wide area surveillance.
  24. McCubbrey,David L., Stackable motherboard and related sensor systems.
  25. Ogami, Kenneth; Best, Andrew; Zhaksilikov, Marat, System and method for controlling a target device.
  26. Nightingale, Edmund B.; LaMacchia, Brian; Barham, Paul, Updating hardware libraries for use by applications on a computer system with an FPGA coprocessor.
  27. Ward, Jeffrey C.; Ogden, James; McLaughlin, Mark R.; Bertrand, Jerome; Ingoldby, Michael G., Using high-level language functions in HDL synthesis tools.
  28. Patil,Srinivas; Kundu,Sandip, Weight compression/decompression system.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로