IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0060456
(2002-01-30)
|
발명자
/ 주소 |
- Sugisawa, Junji
- Kan, Larry
- Greenhill, David
- Siegel, Joseph
|
출원인 / 주소 |
|
대리인 / 주소 |
|
인용정보 |
피인용 횟수 :
42 인용 특허 :
3 |
초록
▼
A scannable latch for use within a circuit path of a series of one or more dynamic circuits is provided. The scannable latch provides both latch functionality during normal operation and scan test functionality during scan mode operation. Particularly, the scannable latch has a dynamic input stage a
A scannable latch for use within a circuit path of a series of one or more dynamic circuits is provided. The scannable latch provides both latch functionality during normal operation and scan test functionality during scan mode operation. Particularly, the scannable latch has a dynamic input stage and a shadow latch, where the dynamic input stage's primary function occurs during normal operations and where the shadow latch's primary function occurs during scan operations. The scannable latch also has an output gate operatively connected to the dynamic input stage and shadow latch.
대표청구항
▼
1. An apparatus for scanning a test data sequence into a circuit path, comprising: a dynamic input stage that receives at least one input during a normal operation; a scannable shadow latch that holds an evaluation result of a circuit in the circuit path, wherein, during a scan operation, the sc
1. An apparatus for scanning a test data sequence into a circuit path, comprising: a dynamic input stage that receives at least one input during a normal operation; a scannable shadow latch that holds an evaluation result of a circuit in the circuit path, wherein, during a scan operation, the scannable shadow latch receives the test data sequence, and wherein, the scannable shadow latch has an input operatively connected to a clock signal; and a logic gate that receives an output from the dynamic input stage and an output from the shadow latch, wherein the logic gate generates an output of the apparatus. 2. The apparatus of claim 1, wherein the circuit path comprises at least one domino circuit. 3. The apparatus of claim 1, wherein the apparatus is operatively connected to the circuit in the circuit path. 4. The apparatus of claim 1, wherein the at least one input comprises: at least one data bit; a clock signal. 5. The apparatus of claim 4, wherein the clock signal is disabled during the scan operation, wherein a scan enable signal is enable during the scan operation, and wherein the scan enable signal is operatively connected to the scannable shadow latch. 6. The apparatus of claim 1, wherein the scannable shadow latch receives the test data sequence from a single signal line. 7. The apparatus of claim 1, wherein the logic gate is an OR gate. 8. The apparatus of claim 1, wherein the apparatus is a self-contained module. 9. The apparatus of claim 1, wherein the dynamic input stage is a domino gate. 10. A method of scanning a test data sequence into a circuit path, comprising: disabling a normal operation of an input circuit, wherein the input circuit comprises a dynamic input stage and a shadow latch; inputting a scanning operation input sequence into the shadow latch, wherein the shadow latch generates an output; and inputting the shadow latch output to the circuit path. 11. The method of claim 10, wherein the normal operation of the input circuit is disabled by disabling a reference clock to the input circuit. 12. The method of claim 10, wherein the scanning operation input sequence serves as an input to the shadow latch through a single signal line. 13. The method of claim 10, wherein inputting the shadow latch output to the circuit path is controlled by a logic gate. 14. The method of claim 13, wherein the logic gate is operatively connected to the dynamic input stage and the shadow latch. 15. The method of claim 10, wherein the input circuit functions as a dynamic gate during normal operation. 16. The method of claim 15, wherein the input circuit, during normal operation, has a timing delay longer than a period of reference clock uncertainty to a dynamic circuit operatively connected to the input circuit. 17. The method of claim 10, wherein the input circuit is a self-contained module. 18. The method of claim 10, wherein the circuit path comprises a series of domino gates. 19. A method of scanning a test data sequence into a circuit path, comprising: a step for disabling a normal operation of an scannable latch, wherein the scannable latch comprises a dynamic input stage and a shadow latch; a step for inputting scan test data into the shadow latch during a scan operation, wherein the shadow latch generates an output thereupon; and a step for generating an input to the circuit path from the shadow latch. 20. A scannable latch, comprising: dynamic input means for receiving normal operation data; latching means for receiving scan operation data, wherein the latching means is dependent on a clock signal; and means for generating an output of the scannable latch dependent on the dynamic input means and the latching means.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.