$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

High-throughput asynchronous dynamic pipelines 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • H03K-019/00
  • H03K-019/0175
출원번호 US-0904278 (2001-07-12)
발명자 / 주소
  • Singh, Montek
  • Nowick, Steven M.
출원인 / 주소
  • The Trustees of Columbia University in the City of New York
대리인 / 주소
    Baker Botts LLP
인용정보 피인용 횟수 : 45  인용 특허 : 2

초록

A latchless dynamic asynchronous digital pipeline uses control information for a processing stage from the subsequent processing stage as well as stages further down the pipeline. A first function block in a first processing stage is enabled to enter a first evaluate phase and a first precharge phas

대표청구항

A latchless dynamic asynchronous digital pipeline uses control information for a processing stage from the subsequent processing stage as well as stages further down the pipeline. A first function block in a first processing stage is enabled to enter a first evaluate phase and a first precharge phas

이 특허에 인용된 특허 (2)

  1. Yetter Jeffry D. (Ft. Collins CO), Universal pipeline latch for mousetrap logic circuits.
  2. Williams Ted E. (Santa Clara County CA), Zero latency overhead self-timed iterative logic structure and method.

이 특허를 인용한 특허 (45)

  1. Pakbaz, Faraydon; Smith, Jack R.; Ventrone, Sebastian T., Asynchronous circuit with an at-speed built-in self-test (BIST) architecture.
  2. Parlour, David B.; Janneck, Jorn W.; Miller, Ian D., Asynchronous communication network and methods of enabling the asynchronous communication of data in an integrated circuit.
  3. Young, Steven P.; Gaide, Brian C., Bus-based logic blocks for self-timed integrated circuits.
  4. Young, Steven P., Bus-based logic blocks with optional constant input.
  5. Singh, Montek; Vicci, Leandra, Camera sensor with event token based image capture and reconstruction.
  6. Young, Steven P., Cascading input structure for logic blocks in integrated circuits.
  7. Ouellette, Michael R.; Pakbaz, Faraydon; Smith, Jack R.; Ventrone, Sebastian T., Circuit and method for asynchronous pipeline processing with variable request signal delay.
  8. Singh, Montek; Nowick, Steven M., Circuits and methods for high-capacity asynchronous pipeline.
  9. Singh,Montek; Nowick,Steven M., Circuits and methods for high-capacity asynchronous pipeline processing.
  10. Gaide, Brian C.; Young, Steven P., Circuits for enabling feedback paths in a self-timed integrated circuit.
  11. Gaide, Brian C.; Young, Steven P., Circuits for fanning out data in a programmable self-timed integrated circuit.
  12. Young, Steven P.; Gaide, Brian C., Circuits for sharing self-timed logic.
  13. Young, Steven P.; Gaide, Brian C., Circuits for shifting bussed data.
  14. Young, Steven P.; Gaide, Brian C., Compute-centric architecture for integrated circuits.
  15. Ngo,Hung C.; Kuang,Jente B.; Nowka,Kevin J.; Joshi,Rajiv V., Dynamic leakage control circuit.
  16. Bosshart, Patrick W., Dynamic logic circuits using transistors having differing threshold voltages and delayed low threshold voltage leakage protection.
  17. Gaide, Brian C.; Young, Steven P., Dynamically controlled output multiplexer circuits in a programmable integrated circuit.
  18. Gaide, Brian C.; Young, Steven P., Gating logic circuits in a self-timed integrated circuit.
  19. Young, Steven P.; Gaide, Brian C., Implementing conditional statements in self-timed logic circuits.
  20. Kaviani, Alireza S., Integrated circuit and method of asynchronously routing data in an integrated circuit.
  21. Islam, Mujahid, Logic circuits using polycrystalline semiconductor thin film transistors.
  22. Gaide, Brian C.; Young, Steven P., Merging data streams in a self-timed programmable integrated circuit.
  23. Ebergen, Jo, Method and apparatus for asynchronously controlling a high-capacity domino pipeline.
  24. Ebergen, Josephus C.; Sutherland, Ivan E.; Lexau, Jon; Gainsley, Jonathan, Method and apparatus for asynchronously controlling domino logic gates.
  25. Reese,Robert B.; Thornton,Mitchell A., Method for early evaluation in micropipeline processors.
  26. Young, Steven P.; Tanikella, Ramakrishna K., Methods of initializing routing structures in integrated circuits.
  27. Marr, Harry; Prager, Kenneth E.; Karl, Julia; Lewins, Lloyd J., Minimizing power consumption in asynchronous dataflow architectures.
  28. Prager, Kenneth E.; Lewins, Lloyd J.; Marr, Harry; Karl, Julia; Vahey, Michael, Minimizing power consumption in asynchronous dataflow architectures.
  29. Gaide, Brian C.; Young, Steven P., Multi-mode circuit in a self-timed integrated circuit.
  30. Young, Steven P.; Gaide, Brian C., Multiplier architecture utilizing a uniform array of logic blocks, and methods of using the same.
  31. Young, Steven P., Multiplier circuits with optional shift function.
  32. Gaide, Brian C.; Young, Steven P., Output structure with cascaded control signals for logic blocks in integrated circuits, and methods of using the same.
  33. Young, Steven P., Pipelined unidirectional programmable interconnect in an integrated circuit.
  34. Kaviani, Alireza S., Programmable integrated circuit and method of asynchronously routing data in a circuit block of an integrated circuit.
  35. Kaviani, Alireza S., Programmable integrated circuit and method of asynchronously routing data in an integrated circuit.
  36. Chow, Alex; Coates, William Stuart; Hopkins, Robert David, Reconfigurable circuits.
  37. Yamanaka, Hidekazu; Horiyama, Takashi, Self-synchronous logic circuit having test function and method of testing self-synchronous logic circuit.
  38. Gaide, Brian C.; Young, Steven P., Self-timed single track circuit.
  39. Young, Steven P.; Gaide, Brian C., Signed multiplier circuit utilizing a uniform array of logic blocks.
  40. Greenstreet, Mark; Winters, Brian, Surfing logic pipelines.
  41. Ma, Edward Tangkwai; Lida, Nancy Kow; Kwak, Sung Ung; Mounarath, Khankap; Muchsel, Robert Michael; Nguyen, Hung Thanh; Zanders, Gary, System and method for adaptive power management.
  42. Gill, Gennette Delaine; Singh, Montek, Systems, pipeline stages, and computer readable media for advanced asynchronous pipeline circuits.
  43. Gill, Gennette Delaine; Singh, Montek, Systems, pipeline stages, and computer readable media for advanced asynchronous pipeline circuits.
  44. Beerel, Peter A.; Breuer, Melvin; Cheng, Benmao; Hand, Dylan, Timing violation resilient asynchronous template.
  45. Beerel, Peter A.; Breuer, Melvin; Cheng, Benmao; Hand, Dylan, Timing violation resilient asynchronous template.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로