IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0335088
(2002-12-31)
|
발명자
/ 주소 |
|
출원인 / 주소 |
- BAES Systems Information and Electronic Systems Integration Inc.
|
대리인 / 주소 |
|
인용정보 |
피인용 횟수 :
1 인용 특허 :
19 |
초록
▼
Digital peak detection among multiple signals, or inputs. In one embodiment, a detection method that includes receiving multiple digitized input signals. For each digitized input signal, the method also includes noting a first data value associated with the digitized input signal at a first time. Th
Digital peak detection among multiple signals, or inputs. In one embodiment, a detection method that includes receiving multiple digitized input signals. For each digitized input signal, the method also includes noting a first data value associated with the digitized input signal at a first time. The method includes comparing the first data values to determine a largest first data value from among the first data values. For each digitized input signal, the method includes noting a second data value associated with the digitized input signal at a second time. The method includes comparing the second data values to determine a largest second data value from among the second data values. The method includes comparing the largest second data value with a threshold data value. The method includes detecting a peak when the largest second data value is greater than the threshold data value, and less than the largest first data value. In other embodiments, devices that includes a field programmable gate array (FPGA) or an application specific integrated circuit (ASIC) that is configured to perform at least the steps of this detection method. That is, the FPGA or the ASIC can be provided with logic, or programming, that can be utilized in performing the steps of this detection method.
대표청구항
▼
1. A detection method comprising:(a) receiving multiple digitized input signals; (b) for each digitized input signal, noting a first data value associated with the digitized input signal at a first time; (c) comparing the first data values to determine a largest first data value from among the first
1. A detection method comprising:(a) receiving multiple digitized input signals; (b) for each digitized input signal, noting a first data value associated with the digitized input signal at a first time; (c) comparing the first data values to determine a largest first data value from among the first data values; (d) for each digitized input signal, noting a second data value associated with the digitized input signal at a second time; (e) comparing the second data values to determine a largest second data value from among the second data values; (f) comparing the largest second data value with a threshold data value; and (g) detecting a peak when the largest second data value is: (i) greater than the threshold data value, and (ii) less than the largest first data value. 2. The detection method of claim 1, further comprising:(h) extracting the second data values; and (i) storing the second data values in a memory device. 3. The detection method of claim 2, where the memory device is a first-in-first-out (FIFO) memory device.4. The detection method of claim 1, where the comparing of step (c) occurs over multiple periods of a clock.5. The detection method of claim 1, where the comparing of step (f) occurs over multiple periods of a clock.6. The detection method of claim 1, further comprising:(h) digitizing multiple analog input signals to get multiple digitized input signals; and (i) filtering the multiple digitized input signals; where the receiving of step (a) comprises receiving the multiple digitized input signals. 7. A computer readable medium comprising machine readable instructions for implementing the detection method of claim 1.8. A device comprising:(a) a field programmable gate array (FPGA) configured to at least: (i) receive multiple digitized input signals; (ii) for each digitized input signal, note a first data value associated with the digitized input signal at a first time; (iii) compare the first data values to determine a largest first data value from among the first data values; (iv) for each digitized input signal, note a second data value associated with the digitized input signal at a second time; (v) compare the second data values to determine a largest second data value from among the second data values; (vi) compare the largest second data value with a threshold data value; and (vii) detect a peak when the largest second data value is: (1) greater than the threshold data value, and (2) less than the largest first data value. 9. The device of claim 8, where the FPGA is further configured to:(viii) extract the second data values; and (ix) store the second data values in a memory device. 10. The device of claim 9, where the memory device is a first-in-first-out (FIFO) memory device.11. The device of claim 8, where the compare of (iii) occurs over multiple periods of a clock.12. The device of claim 8, where the compare of (vi) occurs over multiple periods of a clock.13. The device of claim 8, where the FPGA is further configured to:(viii) digitize multiple analog input signals to get multiple digitized input signals; and (ix) filter the multiple digitized input signals; where the receive of (i) comprises receive the multiple digitized input signals. 14. A device comprising:(a) an application specific integrated circuit (ASIC) configured to: (i) receive multiple digitized input signals; (ii) for each digitized input signal, note a first data value associated with the digitized input signal at a first time; (iii) compare the first data values to determine a largest first data value from among the first data values; (iv) for each digitized input signal, note a second data value associated with the digitized input signal at a second time; (v) compare the second data values to determine a largest second data value from among the second data values; (vi) compare the largest second data value with a threshold data value; and (vii) detect a peak when the largest second data value is: (1) greater than the threshold data value, and (2) less than the largest first data value. 15. The device of claim 14, where the ASIC is further configured to:(viii) extract the second data values; and (ix) store the second data values in a memory device. 16. The device of claim 15, where the memory device is a first-in-first-out (FIFO) memory device.17. The device of claim 14, where the compare of (iii) occurs over multiple periods of a clock.18. The device of claim 14, where the compare of (vi) occurs over multiple periods of a clock.19. The device of claim 14, where the ASIC is further configured to:(viii) digitize multiple analog input signals to get multiple digitized input signals; and (ix) filter the multiple digitized input signals; where the receive of (i) comprises receive the multiple digitized input signals. 20. A detection method comprising:(a) receiving multiple digitized input signals, where, for each digitized input signal, a first data value is associated with the digitized input signal at a first time and a second data value is associated with the digitized input signal at a second time; (b) determining a largest first data value from among the first data values; (c) determining a largest second data value from among the second data values; and (d) detecting a peak when the largest second data value is: (i) greater than a threshold data value, and (ii) less than the largest first data value. 21. The detection method of claim 20, further comprising:(e) extracting the second data values; and (f) storing the second data values in a memory device. 22. The detection method of claim 21, where the memory device is a first-in-first-out (FIFO) memory device.23. The detection method of claim 20, where the determining of step (b) includes multiple comparisons of first data values.24. The detection method of claim 20, where the determining of step (c) includes multiple comparisons of second data values.25. The detection method of claim 20, further comprising:(e) digitizing multiple analog input signals to get multiple digitized input signals; and (f) filtering the multiple digitized input signals; where the receiving of step (a) comprises receiving the multiple digitized input signals. 26. A computer readable medium comprising machine readable instructions for implementing the detection method of claim 20.27. An integrated circuit configured to implement the detection method of claim 20.28. A field programmable gate array (FPGA) configured to implement the detection method of claim 20.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.