$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

[미국특허] Low voltage silicon controlled rectifier (SCR) for electrostatic discharge (ESD) protection of silicon-on-insulator technologies 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • H01L-023/62
출원번호 US-0825780 (2004-04-15)
발명자 / 주소
  • Russ, Cornelius Christian
  • Jozwiak, Phillip Czeslaw
  • Mergens, Markus Paul Josef
  • Armer, John
  • Trinh, Cong-Son
  • Mohn, Russell
  • Verhaege, Koen Gerard Maria
출원인 / 주소
  • Sarnoff Corporation
  • Sarnoff Europe BVBA
인용정보 피인용 횟수 : 75  인용 특허 : 9

초록

A silicon-on-insulator (SOI) electrostatic discharge (ESD) protection device that can protect very sensitive thin gate oxides by limiting the power dissipation during the ESD event, which is best achieved by reducing the voltage drop across the active (protection) device during an ESD event. In one

대표청구항

1. An electrostatic discharge (ESD) protection circuit in a semiconductor integrated circuit (IC) having protected circuitry, the ESD protection circuit comprising:an SCR for shunting ESD current away from said protected circuitry, said SCR comprising: a substrate; an N-well and an adjacent P-well f

이 특허에 인용된 특허 (9) 인용/피인용 타임라인 분석

  1. Chatterjee Amitava ; Amerasekera Ekanayake, Bistable SCR-like switch for ESD protection of silicon-on-insulator integrated circuits.
  2. Yu Ta-Lee,TWX, ESD protection circuit for SOI technology.
  3. Chen Shiao-Shien,TWX ; Tang Tien-Hao,TWX ; Chou Jih-Wen,TWX ; Wang Mu-Chun,TWX, Low triggering voltage SOI silicon-control-rectifier (SCR) structure.
  4. Polgreen Thomas L. (Dallas TX) Chatterjee Amitava (Garland TX) Yang Ping (Richardson TX), Low voltage triggering semiconductor controlled rectifiers.
  5. Lee Jian-Hsing,TWX, Low voltage turn-on SCR for ESD protection.
  6. Ker, Ming-Dou; Hung, Kei-Kang; Huang, Shao-Chang, Low-voltage-triggered SOI-SCR device and associated ESD protection circuit.
  7. Ker, Ming-Dou; Hung, Kei-Kang; Tang, Tien-Hao, Method of forming a silicon controlled rectifier devices in SOI CMOS process for on-chip ESD protection.
  8. Tatsuya Kunikiyo JP, SOI semiconductor controlled rectifier and diode for electrostatic discharge protection.
  9. Quigley John H. ; Smith Jeremy C. ; Gilbert Percy ; Sun Shih Wei, Thin film silicon on insulator semiconductor integrated circuit with electrostatic damage protection and method.

이 특허를 인용한 특허 (75) 인용/피인용 타임라인 분석

  1. Chen, Po-Hua; Cheng, Hsueh-Chen; Hsu, Wen-Hong; Liow, Yu-Yee, Asynchronous successive approximation register analog-to-digital converter and operating method thereof.
  2. Van Camp,Benjamin; Vermont,Gerd, Bulk resistance control technique.
  3. Chen, Chien-Liang; Mou, Ya-Nan; Chen, Yuan-Hui; Chang, Yu-Jen, Charge pump circuit with low clock feed-through.
  4. Chen, Chien-Liang, Charge pump system capable of stabilizing an output voltage.
  5. Chen, Shao-Ping, Chip with electrostatic discharge protection function.
  6. Jones, Rodney; Sundvall, Jan, Circuit and method for protecting a controllable power switch.
  7. Tso, Ching-Yu, Circuit structure of test-key and test method thereof.
  8. O,Hugh Sungki; Shih,Chih Ching; Huang,Cheng Hsiung; Liu,Yow Juang, Compact SCR device and method for integrated circuits.
  9. Cheng, Hsueh-Chen; Hsu, Wen-Hong; Chen, Po-Hua; Liow, Yu-Yee, Digital-to-analog converter with greater output resistance.
  10. Vashchenko, Vladislav; Kuznetsov, Vladimir; Hopper, Peter J., EDS protection diode with pwell-nwell resurf.
  11. Marreiro, David D.; Chen, Yupeng; Wall, Ralph; Sharma, Umesh; Gee, Harry Yue, ESD device and structure therefor.
  12. Wang, Chang-Tzu; Tang, Tien-Hao; Su, Kuan-Cheng, ESD protection circuit and ESD protection device thereof.
  13. Wang, Chang-Tzu; Tang, Tien-Hao; Su, Kuan-Cheng, ESD protection circuit and ESD protection device thereof.
  14. Russ, Cornelius Christian; Alvarez, David; Chatty, Kiran V.; Schneider, Jens; Gauthier, Robert; Wendel, Martin, ESD protection device and method.
  15. Wen, Yung-Ju; Wang, Chang-Tzu; Tang, Tien-Hao; Su, Kuan-Cheng, Electrostatic discharge (ESD) device and semiconductor structure.
  16. Wang, Chang-Tzu; Tang, Tien-Hao; Su, Kuan-Cheng, Electrostatic discharge (ESD) protection device.
  17. Wang, Chang-Tzu; Tang, Tien-Hao; Su, Kuan-Cheng, Electrostatic discharge protection apparatus.
  18. Chen, Lu-An; Lai, Tai-Hsiang; Tang, Tien-Hao, Electrostatic discharge protection circuit.
  19. Lin, Yuan-Tsung; Wu, Te-Chang, Electrostatic discharge protection circuit.
  20. Chao, Mei-Ling; Chen, Yi-Chun; Chen, Lu-An; Lai, Tai-Hsiang; Tang, Tien-Hao, Electrostatic discharge protection device.
  21. Lai, Tai-Hsiang; Chen, Lu-An; Tang, Tien-Hao, Electrostatic discharge protection device and applications thereof.
  22. Gauthier, Jr., Robert J.; Li, Junjun; Mitra, Souvick; Mousa, Mahmoud A.; Putnam, Christopher Stephen, Electrostatic discharge protection device and method of fabricating same.
  23. Gauthier, Jr., Robert J.; Li, Junjun; Mitra, Souvick; Mousa, Mahmoud A.; Putnam, Christopher Stephen, Electrostatic discharge protection device and method of fabricating same.
  24. Quax, Guido Wouter Willem; Lai, Da-Wei, Electrostatic discharge protection device comprising a silicon controlled rectifier.
  25. Chen, Yi-Chun; Wang, Li-Cih; Chen, Lu-An; Tang, Tien-Hao, Electrostatic discharge protection structure and electrostatic discharge protection circuit.
  26. Marreiro, David D.; Chen, Yupeng; Etter, Steven M.; Sharma, Umesh, Fast SCR structure for ESD protection.
  27. Chen, Chia-Chung; Huang, Chi-Feng; Lu, Tse-Hua, HVMOS reliability evaluation using bulk resistances as indices.
  28. Huang, Chi-Feng; Chen, Chia-Chung; Lu, Tse-Hua, HVMOS reliability evaluation using bulk resistances as indices.
  29. Wang, Chih-Chung; Hsu, Wei-Lun; Wu, Te-Yuan; Lin, Ke-Feng; Huang, Shan-Shi; Lee, Ming-Tsung; Lee, Wen-Fang, High-voltage semiconductor device with electrostatic discharge protection.
  30. Mollat, Martin B.; Phan, Tony Thanh, High-voltage variable breakdown voltage (BV) diode for electrostatic discharge (ESD) applications.
  31. Mollat, Martin B.; Phan, Tony Thanh, High-voltage variable breakdown voltage (BV) diode for electrostatic discharge (ESD) applications.
  32. Mollat, Martin B.; Phan, Tony Thanh, High-voltage variable breakdown voltage (BV) diode for electrostatic discharge (ESD) applications.
  33. Cai, Jin; Cheng, Kangguo; Khakifirooz, Ali; Kerber, Pranita, Integrated circuit having back gating, improved isolation and reduced well resistance and method to fabricate same.
  34. Cai, Jin; Cheng, Kangguo; Khakifirooz, Ali; Kulkarni, Pranita, Integrated circuit having back gating, improved isolation and reduced well resistance and method to fabricate same.
  35. Boselli, Gianluca, Low capacitance SCR with trigger element.
  36. Abou-Khalil, Michel J.; Chang, Shunhua T.; Chatty, Kiran V.; Gauthier, Jr., Robert J.; Li, Junjun; Muhammad, Mujahid, Low leakage, low capacitance electrostatic discharge (ESD) silicon controlled recitifer (SCR), methods of manufacture and design structure.
  37. Shrivastava, Mayank; Paul, Milova; Russ, Christian; Gossner, Harald, Low trigger and holding voltage silicon controlled rectifier (SCR) for non-planar technologies.
  38. Chen, Shi-Wen; Shuai, Chi-Chang; Tsai, Chung-Cheng; Mou, Ya-Nan, Memory and operation method thereof.
  39. Chen, Hsin-Wen; Shuai, Chi-Chang; Lin, Shih-Chin, Memory cell and memory cell array using the same.
  40. Chen, Hsin-Wen, Memory cell array operated with multiple operation voltage.
  41. Chen, Hsin-Wen, Memory device and driving method thereof.
  42. Chen, Hsin-Wen, Memory device and method for driving memory array thereof.
  43. Chen, Shi-Wen; Lu, Hsin-Pang; Tsai, Chung-Cheng; Mou, Ya-Nan, Memory for a voltage regulator circuit.
  44. Chen, Shi-Wen; Lu, Hsin-Pang; Tsai, Chung-Cheng; Mou, Ya-Nan, Memory, supply voltage generation circuit, and operation method of a supply voltage generation circuit used for a memory array.
  45. Chen, Lu-An; Wang, Chang-Tzu; Lai, Tai-Hsiang; Tang, Tien-Hao, Metal oxide semiconductor device.
  46. Chen, Hsi-Wen, Method and circuit for optimizing bit line power consumption.
  47. Chen, Shi-Wen; Lin, Yung-Hsiang, Method and device for pulse width estimation.
  48. Wang, Chang-Tzu; Chao, Mei-Ling; Lin, Chien-Ting, Method for fabricating semiconductor device.
  49. Marreiro, David D.; Chen, Yupeng; Wall, Ralph; Sharma, Umesh; Gee, Harry Yue, Method of forming an ESD device and structure therefor.
  50. Chen, Lu-An; Lai, Tai-Hsiang; Tang, Tien-Hao, Method of manufacturing NMOS transistor with low trigger voltage.
  51. Gauthier, Jr., Robert J.; Li, Junjun, Method of manufacturing back gate triggered silicon controlled rectifiers.
  52. Chen, Shi-Wen; Lu, Hsin-Pang; Tsai, Chung-Cheng; Mou, Ya-Nan, Operation method of a supply voltage generation circuit used for a memory array.
  53. Fan, Xiaofeng; Chaine, Michael; Porter, John David, Over-limit electrical condition protection circuits and methods.
  54. Chaine, Michael; Fan, Xiaofeng, Over-limit electrical condition protection circuits for integrated circuits.
  55. Chen, Hsi-Wen, Process monitoring circuit and method.
  56. Steinhoff,Robert M., Pumped SCR for ESD protection.
  57. Chen, Chien-Liang, Ring oscillator.
  58. Alvarez, David; Lindsay, Richard; Eller, Manfred; Russ, Cornelius Christian, Semiconductor ESD device and method of making same.
  59. Chen, Lu-An; Lai, Tai-Hsiang; Tang, Tien-Hao, Semiconductor device.
  60. Koyama, Takeshi; Hirose, Yoshitsugu, Semiconductor device.
  61. Takasu, Hiroaki, Semiconductor device.
  62. Tsukuda, Masanori, Semiconductor device.
  63. Wang, Chih-Chung; Hsu, Wei-Lun; Wu, Te-Yuan; Lee, Wen-Fang; Lin, Ke-Feng; Huang, Shan-Shi; Lee, Ming-Tsung, Semiconductor device.
  64. Wang, Chang-Tzu; Chao, Mei-Ling; Lin, Chien-Ting, Semiconductor device having ESD device.
  65. Terashima, Tomohide, Semiconductor device with a plurality of isolated conductive films.
  66. Shrivastava, Mayank; Russ, Christian, Semiconductor devices and arrangements for electrostatic (ESD) protection.
  67. Chen, Shi-Wen, Sense amplifier and method for determining values of voltages on bit-line pair.
  68. Chen, Shi-Wen, Sense-amplifier circuit of memory and calibrating method thereof.
  69. Shrivastava, Mayank; Gossner, Harald, Silicon controlled rectifier (SCR) device for bulk FinFET technology.
  70. Gauthier, Jr., Robert J.; Li, Junjun; Mitra, Souvick, Structure and method for a silicon controlled rectifier (SCR) structure for SOI technology.
  71. Gauthier, Jr., Robert J.; Li, Junjun; Mitra, Souvick; Putnam, Christopher S., Substrate triggering for ESD protection in SOI.
  72. Shrivastava, Mayank; Russ, Christian; Gossner, Harald, Tunable FIN-SCR for robust ESD protection.
  73. Shrivastava, Mayank; Russ, Christian; Gossner, Harald, Tunable fin-SCR for robust ESD protection.
  74. Chen, Po-Hua; Liow, Yu-Yee; Hsu, Wen-Hong; Cheng, Hsueh-Chen, VCO restart up circuit and method thereof.
  75. Chen, Shi-Wen, Voltage regulating circuit configured to have output voltage thereof modulated digitally.

활용도 분석정보

상세보기
다운로드
내보내기

활용도 Top5 특허

해당 특허가 속한 카테고리에서 활용도가 높은 상위 5개 콘텐츠를 보여줍니다.
더보기 버튼을 클릭하시면 더 많은 관련자료를 살펴볼 수 있습니다.

섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로