A floating gate circuit has a level shift circuit. The floating gate circuit includes: a floating gate; a first and second tunnel device formed respectively between a first and second tunnel electrode; a first circuit coupled to the floating gate for generating an output voltage at an output termina
A floating gate circuit has a level shift circuit. The floating gate circuit includes: a floating gate; a first and second tunnel device formed respectively between a first and second tunnel electrode; a first circuit coupled to the floating gate for generating an output voltage at an output terminal; a level shift circuit having a third tunnel device coupled between the output terminal and the first tunnel electrode; and a second circuit for causing a first current to flow through the first and second tunnel devices and for causing a second current to flow through the third tunnel device. The floating gate circuit then settles to a steady state condition during the set mode such that the first and second currents are approximately equal and the floating gate voltage and the output voltage are approximately equal.
대표청구항▼
1. A floating gate circuit comprising:a) a floating gate for storing charge thereon; b) a first tunnel device formed between said floating gate and a first tunnel electrode, said first tunnel electrode biased by a first voltage during a set mode; c) a second tunnel device formed between said floatin
1. A floating gate circuit comprising:a) a floating gate for storing charge thereon; b) a first tunnel device formed between said floating gate and a first tunnel electrode, said first tunnel electrode biased by a first voltage during a set mode; c) a second tunnel device formed between said floating gate and a second tunnel electrode, said second tunnel electrode biased by a second voltage during said set mode; d) a first circuit coupled to said floating gate, said first circuit for generating an output voltage at an output terminal; e) a level shift circuit comprising a third tunnel device coupled between said output terminal and said first tunnel electrode, said level shift circuit for generating said first voltage during said set mode; and f) a second circuit for causing said first voltage to be modified as a function of said output voltage, under the control of said level shift circuit, until said floating gate circuit settles to a steady state condition during said set mode. 2. The floating gate circuit of claim 1, wherein said floating gate circuit settles to a steady state condition such that said floating gate voltage is approximately equal to said output voltage.3. The floating gate circuit of claim 1, wherein said first tunnel electrode is an erase tunnel electrode and said first voltage is a positive voltage.4. The floating gate circuit of claim 1, wherein said third tunnel device is reasonably well matched by chip layout to said first tunnel device.5. The floating gate circuit of claim 1, wherein said second circuit comprises a first current source coupled to said second tunnel electrode for generating said second voltage and for causing a first current to flow through said first and second tunnel devices during said set mode, and a second current source coupled to the junction of said third tunnel device and said first tunnel electrode for causing a second current to flow through said third tunnel device during said set mode.6. The floating gate circuit of claim 5, wherein said first and second currents are approximately equal.7. The floating gate circuit of claim 5, wherein said first tunnel electrode is an erase tunnel electrode and said first voltage is a positive voltage, wherein said second tunnel electrode is a program tunnel electrode and said second voltage is a negative voltage, and wherein said first current source is a negative charge pump for generating said negative second voltage.8. The floating gate circuit of claim 5, said first circuit comprising:a differential stage comprising a first, second, third and fourth transistor, each said transistor having a gate and a first and second terminal, wherein said floating gate is the gate of said first transistor, the first terminals of said first and second transistors are coupled together, the second terminals of said first and third transistors are coupled together and are further coupled to the gates of said third and fourth transistors, the second terminals of said second and fourth transistors are coupled together, and the first terminals of said third and fourth transistors are coupled together; and a gain stage comprising a fifth transistor, having a gate and a first and second terminal, a third current source, and a compensation capacitor, wherein the gate of said fifth transistor is coupled to the second terminals of said second and fourth transistors, the first terminal of said fifth transistor is coupled to the first terminals of said third and fourth transistors, the second terminal of said fifth transistor is coupled to said third current source and to said output terminal, and said compensation capacitor is coupled between the gate and the second terminal of said fifth transistor. 9. The floating gate circuit of claim 8, wherein said first and second transistors are NMOS transistors, said third and fourth transistors are PMOS transistors, said fifth transistor is a PMOS pull-up transistor, and said third current source is a current source pull-down for generating a third current, which has a value that is sufficient to enable said gain stage to control said output voltage by sinking said second current.10. The floating gate circuit of claim 8, wherein the gate of said second transistor is coupled to an input set voltage, and said floating gate circuit settles to a steady state condition during said set mode such that said first floating gate voltage, said output voltage, and said input set voltage are approximately equal.11. The floating gate voltage of claim 8, wherein the gate of said second transistor is a second floating gate for storing charge thereon, and said floating gate circuit settles to a steady state condition during said set mode such that said first floating gate voltage, said second floating gate voltage, and said output voltage are approximately equal.12. A floating gate circuit comprising:a) a floating gate for storing charge thereon; b) a first tunnel device formed between said floating gate and a first tunnel electrode, said first tunnel electrode biased by a first voltage during a set mode; c) a second tunnel device formed between said floating gate and a second tunnel electrode, said second tunnel electrode biased by a second voltage during said set mode; d) a first circuit coupled to said floating gate, said first circuit for generating an output voltage at an output terminal; e) a level shift circuit comprising a third tunnel device coupled between said output terminal and said first tunnel electrode, said level shift circuit for generating said first voltage during said set mode; and f) a second circuit comprising a first current source coupled to said second tunnel electrode for generating said second voltage and for causing a first current to flow through said first and second tunnel devices during said set mode, and a second current source coupled to the junction of said third tunnel device and said first tunnel electrode for causing a second current to flow through said third tunnel device during said set mode, for causing said first voltage to be modified as a function of said output voltage, under the control of said level shift circuit, until said floating gate circuit settles to a steady state condition during said set mode such that said first and second currents are approximately equal. 13. The floating gate circuit of claim 12, wherein said third tunnel device is reasonably well matched by chip layout to said first tunnel device.14. A floating gate circuit comprising:a) a floating gate for storing charge thereon; b) an erase tunnel device formed between said floating gate and an erase tunnel electrode, said erase tunnel electrode biased by a first positive voltage during a set mode; c) a program tunnel device formed between said floating gate and a program tunnel electrode, said program tunnel electrode biased by a second negative voltage during said set mode; d) a first circuit coupled to said floating gate, said first circuit for generating an output voltage at an output terminal, said first circuit comprising: a differential stage comprising a first, second, third and fourth transistor, each said transistor having a gate, a source and a drain, wherein said first and second transistors are NMOS transistors and said third and fourth transistors are PMOS transistors, said floating gate is the gate of said first transistor, the sources of said first and second transistors are coupled together, the drains of said first and third transistors are coupled together and are further coupled to the gates of said third and fourth transistors, the drains of said second and fourth transistors are coupled together, and the sources of said third and fourth transistors are coupled together; and a gain stage comprising a PMOS pull-up transistor, having a gate, a source, and a drain, a current source pull-down, and a compensation capacitor, wherein the gate of said pull-up transistor is coupled to the drains of said second and fourth transistors, the source of said fifth transistor is coupled to the sources of said third and fourth transistors, the drain of said fifth transistor is coupled to said current source pull-down and to said output terminal, and said compensation capacitor is coupled between the gate and drain of said fifth transistor; e) a level shift circuit having a third tunnel device, coupled between said output terminal and said erase tunnel electrode, said level shift circuit for generating said first positive voltage during said set mode; and f) a second circuit comprising a first current source coupled to said program tunnel electrode for generating said second negative voltage and for causing a first current to flow through said erase and program tunnel devices during said set mode, and a second current source coupled to the junction of said third tunnel device and said erase tunnel electrode for causing a second current to flow through said third tunnel device during said set mode, wherein said first positive voltage is modified as a function said output voltage, under the control of said level shift circuit, until said floating gate circuit settles to a steady state condition during said set mode such that said first and second currents are approximately equal for causing the voltage on said floating gate and said output voltage to be approximately equal.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (11)
Minch Bradley A. ; Hasler Paul E. ; Diorio Christopher J. ; Mead Carver A., Autozeroing floating gate amplifier.
Anderson Janeen D. W. (Fremont CA) Mead Carver A. (Pasadena CA) Allen Timothy P. (Los Gatos CA) Wall Michael F. (Sunnyvale CA), CMOS amplifier with offset adaptation.
Guterman Daniel C. (Fremont CA) Nojima Isao (Sunnyvale CA) Wang Ping (Saratoga CA), NOVRAM cell using two differential decouplable nonvolatile memory elements.
Allen Timothy P. (Los Gatos CA) Greenblatt Adam K. (San Jose CA) Mead Carver A. (Pasadena CA) Anderson Janeen D. W. (Fremont CA), Writable analog reference voltage storage device.
LeMoncheck John (El Granada CA) Allen Timothy P. (Los Gatos CA) Steinbach Gunter (Palo Alto CA) Mead Carver A. (Pasadena CA), Writable analog reference voltage storage device.
Yamazaki, Shunpei; Koyama, Jun; Kato, Kiyoshi, Semiconductor device including write access transistor having channel region including oxide semiconductor.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.