IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0889649
(2000-01-14)
|
우선권정보 |
EP-0100899 (1999-01-19) |
국제출원번호 |
PCT//EP00/00326
(2001-09-10)
|
§371/§102 date |
20010910
(20010910)
|
국제공개번호 |
WO00//44194
(2000-07-27)
|
발명자
/ 주소 |
- Eggers, Harald
- Schucht, Juergen
- Sturm, Richard
|
출원인 / 주소 |
- Siemens Aktiengesellschaft
|
대리인 / 주소 |
|
인용정보 |
피인용 횟수 :
9 인용 특허 :
18 |
초록
▼
A method for time synchronization of a computer network by a main computer, in which case, for synchronization with an N-th interrupt, a time signal corresponding to the instant of the interrupt plus a time interval between the interrupts is transmitted on an ATM bus and the secondary computers to b
A method for time synchronization of a computer network by a main computer, in which case, for synchronization with an N-th interrupt, a time signal corresponding to the instant of the interrupt plus a time interval between the interrupts is transmitted on an ATM bus and the secondary computers to be synchronized set their clock to this transmitted time signal with the next interrupt.
대표청구항
▼
1. A method for time synchronization of a switching computer system having at least one main computer with, in each case, at least one assigned secondary computer, each main and secondary computer being respectively provided with at least one internal clock and being connected via at least one ATM b
1. A method for time synchronization of a switching computer system having at least one main computer with, in each case, at least one assigned secondary computer, each main and secondary computer being respectively provided with at least one internal clock and being connected via at least one ATM bus, the method comprising the steps of:transmitting, via the at least one main computer and along the ATM bus, with an N-th interrupt of a sequence of interrupts which are transmitted at a fixed time interval, a synchronization message with a time indication, the time indication corresponding to a time of day of the main computer at an instant of the N-th interrupt plus the fixed time interval;reading, via the at least one secondary computer, the synchronization message via the ATM bus;setting, via the at least one secondary computer, the internal clock of the at least one secondary computer to the communicated time indication upon the occurrence of next interrupt;transmitting, via the at least one secondary computer and along the ATM bus, a success message with an identifier of the secondary computer to the main computer;reading, via the main computer, the success message;deciding, via the main computer, based on a message propagation time, whether the success message was transmitted at a proper time;defining, in the case of a correctly timed transmission, the corresponding secondary computer as synchronized; anddefining, in the case of a non-correctly timed transmission, the corresponding secondary computer as unsynchronized.2. A method for time synchronization of a switching computer system as claimed in claim 1, wherein, between the interrupts of the sequence of interrupts, further interrupts can occur which are not taken into account in the time synchronization method.3. A method for time synchronization of a switching computer system as claimed in claim 1, wherein the main computer, with the (N+2)-th interrupt, again performs the time synchronization method.4. A method for time synchronization of a switching computer system as claimed in claim 1, wherein a specific secondary computer is defined as synchronized if the success message arrives at the main computer between the (N+1)-th and the (N+2)-th interrupt.5. A method for time synchronization of a switching computer system as claimed in claim 1, wherein the time interval is 23.5 msec.6. A method for time synchronization of a switching computer system as claimed in claim 1, wherein the switching computer system includes further main computers which, in turn, have a superordinate computer at least with regard to system time, the further main computers being synchronized with one another as with the main and secondary computers.7. A method for time synchronization of a switching computer system as claimed in claim 1, wherein the communicated time indication also contains a date.8. A method for time synchronization of a switching computer system as claimed in claim 1, wherein the ATM bus is an AMX bus.9. A switching computer system, comprising:at least one main computer having at least one internal clock;at least one secondary computer having at least one internal clock, the at least one secondary computer being assigned to the at least one main computer;at least one ATM bus connecting the at least one main and the at least one secondary computers;wherein the at least one main computer transmits, with an N-th interrupt of a sequence of interrupts which are transmitted at a fixed time interval, via the ATM bus, a synchronization message with a time indication, the time indication corresponding to a time of day of the main computer at the instant of the N-th interrupt plus the fixed time interval;wherein the at least one secondary computer reads the synchronization message via the ATM bus, its respective internal clock being set to the communicated time indication upon occurrence of a next interrupt of the sequence, and transmits a success message with an identifier of the secondary computer to the main computer via the ATM bus;wherein the main computer reads the success message and decides, based on a message propagation time, whether the success message was transmitted at a proper time;wherein, in the case of a correctly timed transmission, a definition of the corresponding secondary computer as synchronized is stored in a memory of the main computer; andwherein, in the case of a non-correctly timed transmission, a definition of the corresponding secondary computer as unsynchronized is stored in the memory.10. A switching computer system as claimed in claim 9, wherein between the interrupts of the sequence of interrupts, further interrupts can occur which are not taken into account in time synchronization.11. A switching computer system as claimed in claim 9, wherein the main computer includes a repetition part which, with the (N+2)-th interrupt, again performs time synchronization.12. A switching computer system as claimed in claim 9, wherein the main computer defines a specific secondary computer as synchronized if the success message arrives at the main computer between the (N+1)-th and the (N+2)-th interrupt.13. A switching computer system as claimed in claim 9, wherein the fixed time interval is 23.5 msec.14. A switching computer system as claimed in claim 9, further comprising:further main computers which, in turn, have a superordinate computer at least with regard to system time, the further main computers being synchronized with one another as with the main and secondary computers.15. A switching computer system as claimed in claim 9, wherein the communicated time indication also contains a date.16. A switching computer system as claimed in claim 9, wherein the ATM bus is an AMX bus.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.