IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0945003
(2004-09-20)
|
발명자
/ 주소 |
- Pettey,Christopher J.
- Riley,Dwight
|
출원인 / 주소 |
- Hewlett Packard Development Company, L.P.
|
인용정보 |
피인용 횟수 :
8 인용 특허 :
85 |
초록
▼
A multiple use core logic chip set is provided in a computer system that may be configured either as a bridge between an accelerated graphics port ("AGP") bus and host and memory buses, as a bridge between an additional registered peripheral component interconnect ("RegPCI") bus and the host and mem
A multiple use core logic chip set is provided in a computer system that may be configured either as a bridge between an accelerated graphics port ("AGP") bus and host and memory buses, as a bridge between an additional registered peripheral component interconnect ("RegPCI") bus and the host and memory buses, or as a bridge between a primary PCI bus and an additional RegPCI bus. The function of the multiple use chip set is determined at the time of manufacture of the computer system or in the field whether an AGP bus bridge or an additional registered PCI bus bridge is to be implemented. The multiple use core logic chip set has an arbiter having Request ("REQ") and Grant ("GNT") signal lines for each PCI device utilized on the additional registered PCI bus. Selection of the type of bus bridge (AGP or RegPCI) in the multiple use core logic chip set may be made by a hardware signal input, or by software during computer system configuration or power on self test ("POST"). Software configuration may also be determined upon detection of either an AGP or a RegPCI device connected to the common AGP/RegPCI bus.
대표청구항
▼
What is claimed is: 1. A computer system comprising: a central processing unit; a core logic chipset coupled to the central processing unit; a peripheral component interconnect (PCI) bus coupled to the core logic chipset and configured to: operate on a sequential series of clock cycles; implement
What is claimed is: 1. A computer system comprising: a central processing unit; a core logic chipset coupled to the central processing unit; a peripheral component interconnect (PCI) bus coupled to the core logic chipset and configured to: operate on a sequential series of clock cycles; implement registered PCI bus arbitration rules and bus width rules according to a registered PCI protocol; a registered PCI device connected to the PCI bus and configured to: operate according to the registered PCI protocol; issue a first command on a first clock cycle of the PCI bus according to the registered PCI protocol; and issue a second command on a second clock cycle of the PCI bus according to the registered PCI protocol, wherein the second command is an extended command to the first command and is associated with a split completion issued on a C/BE[3:0]# portion of the PCI bus. 2. The computer system of claim 1, wherein the second command is a Split Completion Exception Message command and the second command being of transaction type Byte-enable and of extended command type validated. 3. The computer system of claim 1, wherein signals on the C/BE[3:0]# portion of the PCI bus have a value of 0011 to indicate that the second command is a split completion exception message command. 4. The computer system of claim 1, comprising: a host bus coupled between the central processing unit and the core logic chipset; and a system memory bus coupled between the core logic chipset and a system memory. 5. The computer system of claim 4, wherein the core logic chipset comprises a plurality of interface bridges, wherein at least one of the plurality of interface bridges is configured as an interface bridge between two of the host bus, the system memory bus, or the PCI bus. 6. The computer system of claim 1, wherein signals on the C/BE[3:0]# portion of the PCI bus have a value of 1011 to indicate that the second command is a split completion command. 7. A computer system comprising: a central processing unit; a core logic chipset coupled to the central processing unit; a peripheral component interconnect (PCI) bus coupled to the core logic chipset and configured to implement bus arbitration rules and bus width rules according to a registered PCI protocol; a registered PCI device connected to the PCI bus and configured to: operate according to the registered PCI protocol; issue a first command on a first clock cycle of the PCI bus according to the registered PCI protocol; and issue a second command on a second clock cycle of the PCI bus according to the registered PCI protocol, wherein the second command is an extended command to the first command and the second command is a command of transaction type byte count. 8. The computer system of claim 7, wherein a plurality of signals on a C/BE[3:0]# portion of the PCI bus have a value of one of 1000, 1001 or 1010 to indicate that the second command is a reserved command of transaction type byte count and of extended command type validated. 9. The computer system of claim 7, wherein a plurality of signals on a C/BE[3:0]# portion of the PCI bus have a value of one of 1000, 1001, 1010, 1011, 1100, 1101, 1110 or 1111 to indicate that the second command is a command of transaction type byte count. 10. The computer system of claim 7, wherein a plurality of signals on a C/BE[3:0]# portion of the PCI bus have a value of one of 1100, 1101, 1110 or 1111 to indicate that the second command is a command of transaction type byte count and of extended command type immediate. 11. The computer system of claim 7, wherein the PCI bus is further configured to issue an attribute during the second clock cycle on an address/data (AD) portion of the PCI bus associated with byte count. 12. The computer system of claim 11, wherein the AD portion of the PCI bus is adapted to issue a plurality of signals with one of the plurality of signals being a byte count attribute phase signal. 13. The computer system of claim 12, wherein the plurality of signals comprise 64 signals and wherein a lower ten bits of the byte count attribute phase signal is issued on AD[26:17]. 14. A computer system comprising: a central processing unit; a core logic chipset coupled to the central processing unit; a peripheral component interconnect (PCI) bus coupled to the core logic chipset and configured to implement bus arbitration rules and bus width rules; a PCI device connected to the PCI bus and configured to: operate according to a registered PCI protocol; issue a first command on a first clock cycle of the PCI bus; issue a second command on a second clock cycle of the PCI bus, wherein the second command is an extended command to the first command; and issue an attribute during the second clock cycle on an address/data (AD) portion of the PCI bus associated with relaxed ordering. 15. The computer system of claim 14, wherein the AD portion of the PCI bus is adapted to issue 64 signals, wherein a relaxed ordering attribute phase signal is issued on AD[2]. 16. The computer system of claim 14, further comprising: a host bus coupled between the central processing unit and the core logic chipset; and a system memory bus couples the core logic chipset to a system memory. 17. A computer system comprising: a central processing unit; a core logic chipset coupled to the central processing unit; a peripheral component interconnect (PCI) bus coupled to the core logic chipset and configured to implement bus arbitration rules and bus width rules based on a registered PCI protocol; a PCI device connected to the PCI bus and configured to: issue a first command on a first clock cycle of the PCI bus based on the registered PCI protocol; issue a second command on a second clock cycle of the PCI bus based on the registered PCI protocol, wherein the second command is an extended command to the first command; and issue an attribute during the second clock cycle on an address/data (AD) portion of the PCI bus associated with a bus number. 18. The computer system of claim 17, wherein the AD portion of the PCI bus is adapted to issue a plurality of signals with one of the plurality of signals being an initiator bus number attribute phase signal. 19. The computer system of claim 18, wherein the plurality of signals comprise 64 signals and wherein a lower five bits of the initiator bus number attribute phase signal are issued on AD[8:4]. 20. The computer system of claim 18, wherein the plurality of signals comprise 64 signals and wherein an upper three bits of the initiator bus number attribute phase signal are issued on AD[34:32]. 21. A computer system comprising: a central processing unit; a core logic chipset coupled to the central processing unit; a peripheral component interconnect (PCI) bus coupled to the core logic chipset and configured to implement bus arbitration rules and bus width rules; a registered PCI device connected to the PCI bus and configured to: operate according to a registered PCI protocol; and issue a first command on a first clock cycle of the PCI bus according to the registered PCI protocol; issue a second command on a second clock cycle of the PCI bus according to the registered PCI protocol, wherein the second command is an extended command to the first command; and issue an attribute during the second clock cycle on an address/data (AD) portion of the PCI bus associated with an initiator number. 22. The computer system of claim 21, wherein the AD portion of the PCI bus is adapted to issue a plurality of signals with one of the plurality of signals being an initiator number attribute phase signal. 23. The computer system of claim 22, wherein the plurality of signals comprise 64 signals and wherein a lower five bits of the initiator number attribute phase signal are issued on AD[13:9]. 24. The computer system of claim 22, wherein the plurality of signals comprise 64 signals and wherein an upper one bit of the initiator number attribute phase signal is issued on AD[35]. 25. A computer system comprising: a central processing unit; a core logic chipset coupled to the central processing unit; a peripheral component interconnect (PCI) bus coupled to the core logic chipset and configured to: operate on a sequential series of clock cycles; and implement registered PCI bus arbitration rules and bus width rules according to a registered PCI protocol; a registered PCI device connected to the PCI bus and configured to: operate according to the registered PCI protocol; issue a first command on a first clock cycle of the PCI bus according to the registered PCI protocol; issue a second command on a second clock cycle of the PCI bus according to the registered PCI protocol, wherein the second command is an extended command to the first command; and issue an attribute during the second clock cycle on an address/data (AD) portion of the PCI bus associated with a sequence number. 26. The computer system of claim 25, wherein the AD portion of the PCI bus is adapted to issue a plurality of signals with one of the plurality of signals being a sequence number attribute phase signal. 27. The computer system of claim 26, wherein the plurality of signals comprise 64 signals and wherein a lower three bits of a sequence number attribute phase signal are issued on AD[16:14]. 28. The computer system of claim 26, wherein the plurality of signals comprise 64 signals and wherein an upper one bit of the sequence number attribute phase signal is issued on AD[36].
※ AI-Helper는 부적절한 답변을 할 수 있습니다.