$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Methods and arrangements to interface memory 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • G06F-012/00
출원번호 US-0135149 (2002-04-30)
발명자 / 주소
  • Moran,Douglas R.
  • Hall,Clifford D.
  • Piazza,Thomas A.
  • Jensen,Richard W.
출원인 / 주소
  • Intel Corporation
대리인 / 주소
    Blakely, Sokoloff, Taylor &
인용정보 피인용 횟수 : 21  인용 특허 : 140

초록

Methods and arrangements to interface memory are described. Many embodiments comprise comparing a transaction or access from a source to memory addresses associated with the source to determine whether an address associated with the transaction is accessible by the source. Some embodiments may comp

대표청구항

What is claimed is: 1. A method, comprising: receiving by a hub a transaction from a port; comparing an address associated with the transaction to a memory location associated with the port; and determining by the hub whether the port has access to the address without requesting verification by a p

이 특허에 인용된 특허 (140)

  1. Horan Ronald T. ; Jones Phillip M. ; Santos Gregory N. ; Lester Robert Allan ; Johnson Jerome J. ; Collins Michael J., Accelerated graphics port multiple entry gart cache allocation system and method.
  2. Ryba Edward G. (Milpitas CA) Lipman Peter H. (Cupertino CA) Connell Jefferson J. (Cupertino CA) Weiss David (Palo Alto CA), Access control mechanism controlling access to and logical purging of access register translation lookaside buffer (ALB).
  3. Hatada Minoru (Ebina JPX) Ishida Hideaki (Kawasaki JPX) Matsushita Masatoshi (Kawasaki JPX), Access control method for multiprocessor systems.
  4. Kaneda Saburo (Yokohama JPX) Tsuchimoto Takamitsu (Kawasaki JPX) Shimizu Kazuyuki (Machida JPX) Ikegami Fujio (Yokohama JPX), Address control system for software simulation.
  5. Ikegaya Hiroshi (Yokohama JPX) Umeno Hidenori (Kanagawa JPX) Kubo Takashige (Hachioji JPX) Ukai Yoshio (Yokohama JPX) Sugama Nobuyoshi (Chigasaki JPX), Address translator.
  6. Osisek Damian L. (Vestal NY), Allocation of address spaces within virtual machine compute system.
  7. Gannon Patrick M. (Poughkeepsie NY) Gum Peter H. (Poughkeepsie NY) Hough Roger E. (Highland NY) Murray Robert E. (Woodstock NY), Apparatus and method for TLB purge reduction in a multi-level machine system.
  8. Victor Webber, Apparatus and method for decreasing the response times of interrupt service routines.
  9. Bogin Zohar ; VonBokern Vincent E., Apparatus and method for preventing access to SMRAM space through AGP addressing.
  10. Brelsford David P. (Hyde Park NY) Cutler Melvin M. (Los Angeles CA) Lafitte Jean-Louis (Moens NY FRX) Gdaniec Joseph M. (Hyde Park NY) Osisek Damian L. (Vestal NY) Plambeck Kenneth E. (Poughkeepsie N, Apparatus and method for providing private and shared access to host address and data spaces by guest programs in a virt.
  11. Arnold Todd Weston, Apparatus and method for secure distribution of data.
  12. Schleupen Richard (Ingersheim DEX), Apparatus for safeguarding data entered into a microprocessor.
  13. Chaum David L. (14652 Sutton St. Sherman Oaks CA 91403), Blind unanticipated signature systems.
  14. Green Daniel W., Cache with finely granular locked-down regions.
  15. Salt Tom (Chandler AZ) Drake Rodney (Mesa AZ), Code protection in microcontroller with EEPROM fuses.
  16. Ermolovich Thomas R. (Lexington MA) Stewart Robert E. (Stow MA) Leonard Judson S. (Acton MA) Cutler David N. (Nashua NH), Communications device for data processing system.
  17. Cummins Marty T. (Rochester MI), Computer software encryption apparatus.
  18. Satou Mitsugu,JPX ; Iwata Shunichi,JPX, Computer system and semiconductor device on one chip including a memory and central processing unit for making interlock access to the memory.
  19. Pai Hsin-Ying,TWX ; Hou Chien-Tzu, Computer system having a genetic code that cannot be directly accessed and a method of maintaining the same.
  20. Nakajima Atsushi (Fujisawa JPX) Nakagawa Yaoko (Hadano JPX), Computer system of virtual machines sharing a vector processor.
  21. Ellison, Carl M.; Golliver, Roger A.; Herbert, Howard C.; Lin, Derrick C.; McKeen, Francis X.; Neiger, Gilbert; Reneris, Ken; Sutton, James A.; Thakkar, Shreekant S.; Mittal, Millind, Controlling access to multiple isolated memories in an isolated execution environment.
  22. Ellison, Carl M.; Golliver, Roger A.; Herbert, Howard C.; Lin, Derrick C.; McKeen, Francis X.; Neiger, Gilbert; Reneris, Ken; Sutton, James A.; Thakkar, Shreekant S.; Mittal, Millind, Controlling access to multiple memory zones in an isolated execution environment.
  23. Curtis, Bryce Allen, Cross-platform program, system, and method having a global registry object for mapping registry equivalent functions in an OS/2 operating system environment.
  24. Kaliski ; Jr. Burton S. (San Carlos CA), Cryptographic key escrow system having reduced vulnerability to harvesting attacks.
  25. Thomas Collins ; John Gregory ; Ralph Bestock, Cryptographic system.
  26. Herbert Howard C. ; Davis Derek L., Cryptographically protected paging subsystem.
  27. Kobayashi Souichi,JPX, Data processing system controlling bus access to an arbitrary sized memory area.
  28. Matsuoka Michihiro (Sunto JPX) Ohba Yasumasa (Numazu JPX), Device for electrically detecting a liquid level.
  29. Morley Richard E. (Greenville NH), Digital computer with multi-processor capability utilizing intelligent composite memory and input/output modules and met.
  30. Morley Richard E. (Mason NH), Digital input/output system and method.
  31. England Paul ; DeTreville John D. ; Lampson Butler W., Digital rights management operating system.
  32. Davis, Derek L., Electronic system and method for controlling access through user authentication.
  33. Schneier Bruce ; Kelsey John M., Event auditing system.
  34. Ellison, Carl M.; Golliver, Roger A.; Herbert, Howard C.; Lin, Derrick C.; McKeen, Francis X.; Neiger, Gilbert; Reneris, Ken; Sutton, James A.; Thakkar, Shreekant S.; Mittal, Millind, Executing isolated mode instructions in a secure system running in privilege rings.
  35. Nakamura Kouji,JPX, Exposure apparatus, output control method for energy source, laser device using the control method, and method of producing microdevice.
  36. Myntti Jon N. (Martinsville IN) Anderson Kirk P. (Phoenix AZ) Hosler Jay R. (Santa Cruz CA), Extended memory system and method.
  37. Akiyama Shin-Ichiro,JPX ; Yasuda Sadahiro,JPX ; Iizuka Yuichi,JPX ; Nishimoto Hiroaki,JPX ; Osada Yuuichi,JPX, Flash memory incorporating microcomputer having on-board writing function.
  38. Favor John G. ; Weber Frederick D., Flexible implementation of a system management mode (SMM) in a processor.
  39. Merrill John W., Initializing and restarting operating systems.
  40. Dale E. Gulick, Interrupt driven isochronous task scheduler system.
  41. Adams Phillip M. (Parowan UT) Holmstron Larry W. (Salt Lake City UT) Jacob Steve A. (South Weber UT) Powell Steven H. (Ogden UT) Condie Robert F. (Tuscon AZ) Culley Martin L. (Tuscon AZ), Kernels, description tables, and device drivers.
  42. Birney Richard Eugene (Boca Raton FL) Davis Michael Ian (Boca Raton FL) Hood Robert Allen (Boca Raton FL), Key register controlled accessing system.
  43. England Paul ; DeTreville John D. ; Lampson Butler W., Loading and identifying a digital rights management operating system.
  44. Branigin Michael H. (Penllyn PA) Sherbert Edward G. (Plymouth Meeting PA) Krasucki ; Jr. Joseph F. (Downingtown PA), Main bus interface package.
  45. Yoshida Yukihiro (Ikoma JPX) Izaki Toru (Nara JPX) Maegawa Toshiyuki (Higashiosaka JPX) Tominaga Satoshi (Yamatokoriyama JPX), Memory clear system.
  46. Johnson James Scott (Fort Worth TX) Short Tim (Duncanville TX) Intrater Gideon (Sunnyvale CA), Memory management circuit which provides simulated privilege levels.
  47. Barnett Philip C.,GBX, Memory management method and apparatus for partitioning homogeneous memory and restricting access of installed applications to predetermined memory ranges.
  48. Hackbarth Holden G. (Colorado Springs CO), Memory management unit for the MIL-STD 1750 bus.
  49. DeTreville, John, Method and apparatus for authenticating an open system application to a portable IC device.
  50. Harold L. McFarland ; David R. Stiles ; Korbin S. Van Dyke ; Shrenik Mehta ; John Gregory Favor ; Dale R. Greenley ; Robert A. Cargnoni, Method and apparatus for debugging an integrated circuit.
  51. Helbig ; Sr. Walter A, Method and apparatus for enhancing computer system security.
  52. Wildgrube Frank L. ; Albrecht Mark, Method and apparatus for increasing security against unauthorized write access to a protected memory.
  53. Miller David A. ; Jansen Kenneth A. ; Culley Paul R. ; Taylor Mark ; Izquierdo Javier F., Method and apparatus for independently resetting processors and cache controllers in multiple processor systems.
  54. Jasmin Ajanovic ; Serafin Garcia ; David J. Harriman, Method and apparatus for initializing a computer interface.
  55. Madany Peter W. ; Hamilton Graham ; Bishop Alan G., Method and apparatus for initializing a device.
  56. Arnold Todd Weston, Method and apparatus for protecting application data in secure storage areas.
  57. Kubala Jeffrey P. (Poughquag NY), Method and apparatus for providing a server function in a logically partitioned hardware machine.
  58. Van Dyke Korbin S., Method and apparatus for restricting memory access.
  59. Williams Richard (Leominster MA), Method and apparatus for secure data packet bus communication.
  60. Vu, Son Trung; Phan, Quang, Method and apparatus for secure processing of cryptographic keys.
  61. Cotichini Christian,CAX ; Cain Fraser,CAX ; Ashworth David G.,CAX ; Livingston Peter Michael Bruce,CAX ; Solymar Gabor,CAX ; Gardner Philip B.,CAX ; Woinoski Timothy S.,CAX, Method and apparatus to monitor and locate an electronic device using a secured intelligent agent.
  62. Luiz Fernando A. (Monte Sereno CA) Snyder Harlan C. (Saratoga CA) Sorg ; Jr. John H. (Los Gatos CA), Method and means for path independent device reservation and reconnection in a multi-CPU and shared device access system.
  63. Cromer, Daryl C.; Dayan, Richard A., Method and system for authenticated boot operations in a computer system of a networked computing environment.
  64. Paul McGough, Method and system for performing secure electronic digital streaming.
  65. Jean Bausch DE, Method for improving controllability in data processing system with address translation.
  66. Greenstein Paul Gregory ; Guyette Richard Roland ; Rodell John Ted, Method for managing I/O buffers in shared storage by structuring buffer table having entries including storage keys for.
  67. Schwenk Joerg,DEX, Method for securing system protected by a key hierarchy.
  68. Bowman-Amuah, Michel K., Method for translating an object attribute converter in an information services patterns environment.
  69. Wakui Fujio (Hadano JPX) Onitsuka Takahiro (Hadano JPX) Nozaki Izumi (Zama JPX) Kuwabara Toshinori (Hadano JPX), Method of accessing multiple virtual address spaces and computer system.
  70. Panwar Ramesh ; Chamdani Joseph I., Method of executing coded instructions in a multiprocessor having shared execution resources including active, nap, and sleep states in accordance with cache miss latency.
  71. Scalzi Casper A. (Poughkeepsie NY) Starke William J. (Austin TX), Method of using a target processor to execute programs of a source architecture that uses multiple address spaces.
  72. Ganapathy Narayanan ; Stevens Luis F. ; Schimmel Curt F., Method, system and computer program product for dynamically allocating large memory pages of different sizes.
  73. Burton, David Alan; Morton, Robert Louis, Method, system, program, and data structures for restricting host access to a storage space.
  74. Ueno Masahiro (Hitachi JPX) Ono Kenichi (Hitachi JPX) Yamamoto Toshitaka (Hitachi JPX), Microcomputer with programmable ROM.
  75. Eugene Feng ; Gary Phillips, Microcontroller system having allocation circuitry to selectively allocate and/or hide portions of a program memory address space.
  76. Phillips, Gary; Feng, Eugene, Microcontroller system having security circuitry to selectively lock portions of a program memory address space.
  77. Grimmer ; Jr. George G. ; Rhoades Michael W., Microcontroller with security logic circuit which prevents reading of internal memory by external program.
  78. Goetz John W. ; Mahin Stephen W. ; Bergkvist John J., Microprocessor with an architecture mode control capable of supporting extensions of two distinct instruction-set archi.
  79. Blomgren James S. (San Jose CA) Bracking Jimmy (San Jose CA) Richter David (San Jose CA) Spahn Francis (El Cerrito CA), Microprocessor with operation capture facility.
  80. Jose Alberto Tello CA, Modified computer motherboard security and identification system.
  81. Carlisle Adams CA; Michael J. Wiener CA, Multi-factor biometric authenticating device and method.
  82. Sudia Frank W. ; Freund Peter C. ; Huang Stuart T.F., Multi-step digital signature method and system.
  83. Hough Roger E. (Austin TX) Murray Robert E. (Kingston NY), Multiprocessing system including gating of host I/O and external enablement to guest enablement at polling intervals.
  84. McDonald, Michael F.; Arora, Sumeet; Chu, Mark, Mutual exclusion at the record level with priority inheritance for embedded systems using one semaphore.
  85. Reardon David C., Network security system allowing access and modification to a security subsystem after initial installation when a master token is in place.
  86. Trostle Jonathan, Networked workstation intrusion detection system.
  87. Tobias ; II John C. (Sunnyvale CA) Milne Steven H. (Palo Alto CA), Object oriented framework system for routing, editing, and synchronizing MIDI multimedia information using graphically r.
  88. Attanasio Clement Richard (Peekskill NY) Belady Laszlo Antal (Yorktown Heights NY), Operating system authenticator.
  89. Davis Derek L., Optimized security functionality in an electronic system.
  90. Bhide Chandrashekhar W. ; Singh Jagdeep ; Oestreicher Don, Performance optimizations for computer networks utilizing HTTP.
  91. Derek L. Davis ; Howard C. Herbert, Platform and method for assuring integrity of trusted agent communications.
  92. Hostetter Mathew J., Pointer verification system and method.
  93. Neufeld E. David (Tomball TX), Posted disk read operations performed by signalling a disk read complete to the system prior to completion of data trans.
  94. Oprescu Florin ; Teener Michael D., Power management system for computer device interconnection bus.
  95. Buer Mark Leonard, Power-on-reset logic with secure power down capability.
  96. Garney John I. (Aloha OR), Preservation of a computer system processing state in a mass storage device.
  97. Brands Stefanus A. (Ina Boudier-Bakkerlaan 143 III 3582 XW Utrecht NLX), Privacy-protected transfer of electronic information.
  98. Provanzano Salvatore R. (Melrose MA) Aldrich Wilbert H. (Winchester MA) D\Angelo Robert A. (Windham NH) Drottar Emil P. (Ipswich MA) Finnegan ; Jr. John J. (Hudson NH) Heom James (Bedford MA) Hill La, Programmable controller.
  99. Robinson Paul T. (Arlington MA) Mason Andrew H. (Hollis NH) Hall Judith S. (Sudbury MA), Protection ring extension for computers having distinct virtual machine monitor and virtual machine address spaces.
  100. John K. Gee ; David A. Greve ; David S. Hardin ; Allen P. Mass ; Michael H. Masters ; Nick M. Mykris ; Matthew M. Wilding, Real time processor capable of concurrently running multiple independent JAVA machines.
  101. Maytal Benjamin,ILX, Real-time task manager for a personal computer.
  102. John S. Yates, Jr. ; David L. Reese ; Korbin S. Van Dyke, Recording in a program execution profile references to a memory-mapped active device.
  103. Brands Stefanus A. (Ina Boudier-Bakkerlaan 143 (iii) XW Utrecht NLX 3582 ), Secret-key certificates.
  104. Browne Hendrik A., Secure computer system and method of providing secure access to a computer system including a stand alone switch operable to inhibit data corruption on a storage device.
  105. Abraham Dennis G. (Concord NC) Aden Steven G. (Cedar Park TX), Secure computer system having privileged and unprivileged memories.
  106. England, Paul; Lampson, Butler W., Secure execution of program code.
  107. Holtey Thomas O. (Newton MA) Wilson Peter J. (Leander TX), Secure memory card.
  108. Davis Derek L., Secure public digital watermark.
  109. Ugon Michel (Maurepas FRX), Security device prohibiting the function of an electronic data processing unit after a first cutoff of its electrical po.
  110. Fine Michael ; Rollins Randy, Security system for a computerized apparatus.
  111. Nasu Hiroaki,JPX, Semiconductor device and electronic equipment having a non-volatile memory with a security function.
  112. Karkhanis Nitin Y. ; Noel Karen Lee, Sharing memory pages and page tables among computer processes.
  113. Jacks Steven Anthony ; McNeley Kevin John, Software for controlling a reliable backup memory.
  114. Mark J. Foster ; Saifuddin T. Fakhruddin ; James L. Walker ; Matthew B. Mendelow ; Jiming Sun ; Rodman S. Brahman ; Michael P. Krau ; Brian D. Willoughby ; Michael D. Maddix ; Steven L. Belt, Suspend/resume capability for a protected mode microprocesser.
  115. Hudson Jerome D. ; Champagne Jean-Paul,FRX ; Galindo Mary A. ; Hickerson Cynthia M. K. ; Hickman Donna R. ; Lockhart Robert P. ; Saddler Nancy B. ; Stange Patricia A., System and method for accessing enterprise-wide resources by presenting to the resource a temporary credential.
  116. Davis Derek L., System and method for configuring and registering a cryptographic device.
  117. Wong-Insley Becky, System and method for cross-platform application level power management.
  118. Goldschlag David M. ; Stubblebine Stuart Gerald ; Syverson Paul F., System and method for electronic transactions.
  119. Derek L. Davis, System and method for ensuring integrity throughout post-processing.
  120. Angelo Michael F. ; Olarig Sompong P. ; Wooten David R. ; Driscoll Dan J., System and method for performing secure device communications in a peer-to-peer bus architecture.
  121. Ireton Mark A. ; Champagne Gerald ; Marler Corbett A., System and method for performing software patches in embedded systems.
  122. Paul C. Drews, System and method for verifying the integrity and authorization of software before execution in a local platform.
  123. Schneck Paul B. ; Abrams Marshall D., System for controlling access and distribution of digital property.
  124. Poisner, David L., System for detecting over-clocking uses a reference signal thereafter preventing over-clocking by reducing clock rate.
  125. Wolf Paul I. (San Diego CA) Ivans Norman B. (La Jolla CA), System for locating and anticipating data storage media failures.
  126. Inoue Taro (Sagamihara JPX) Umeno Hidenori (Kanagawa JPX) Tanaka Shunji (Sagamihara JPX) Yamamoto Tadashi (Kanagawa JPX) Ohtsuki Toru (Hadano JPX), System for recovery from a virtual machine monitor failure with a continuous guest dispatched to a nonguest mode.
  127. McKean, Brian D.; Archibald, Jr., John E., System, apparatus, and method for enhancing storage management in a storage area network.
  128. Schimmel Curt F., System, method and computer program product for page sharing between fault-isolated cells in a distributed shared memory system.
  129. Little Wendell L. ; Curry Stephen M. ; Loomis Donald W., Systems and methods for protecting access to encrypted information.
  130. Kelly Edmund J. ; Cmelik Robert F. ; Wing Malcolm J., Translated memory protection apparatus for an advanced microprocessor.
  131. Mason Andrew H. (Hollis NH) Hall Judith S. (Sudbury MA) Robinson Paul T. (Arlington MA) Witek Richard T. (Littleton MA), Translation buffer for virtual machines with address space match.
  132. Hirosawa Toshio (Machida JPX) Kurihara Junichi (Hachioji JPX) Okumura Shigemi (Kiyose JPX) Uehara Tetsuzou (Nishitama JPX) Itoh Tsutomu (Hachioji JPX), Virtual computer system.
  133. Ogi Yoshifumi (Kawasaki JPX), Virtual computer system having input/output interrupt control of virtual machines.
  134. Onodera Osamu (Hadano JPX), Virtual machine I/O interrupt control method compares number of pending I/O interrupt conditions for non-running virtual.
  135. Bugnion Edouard ; Devine Scott W. ; Rosenblum Mendel, Virtual machine monitors for scalable multiprocessors.
  136. Inoue Taro (Kawasaki JPX) Umeno Hidenori (Kanagawa JPX) Ohtsuki Toru (Hadano JPX) Ogawa Kiyoshi (Yokohama JPX), Virtual machine system with vitual machine resetting store indicating that virtual machine processed interrupt without v.
  137. Seki Yukihiro (Yokohama JPX) Itoh Hiromichi (Yokohama JPX) Tsujioka Shigeo (Yokohama JPX), Virtual machine with hardware display controllers for base and target machines.
  138. Noel Karen Lee ; Harvey Michael Seward, Virtual memory allocation in a virtual address space having an inaccessible gap.
  139. Scott W. Devine ; Edouard Bugnion ; Mendel Rosenblum, Virtualization system including a virtual machine monitor for a computer with a segmented architecture.
  140. Di Santo Dennis E. (1620 Gobel Way Modesto CA 95358), Water dispenser with side by side filling-stations.

이 특허를 인용한 특허 (21)

  1. Syu, Mei-Man L., Adjusting access of non-volatile semiconductor memory based on access time.
  2. Diggs, Mark S., Architecture for optimizing execution of storage access commands.
  3. Kimura, Shinji; Oshima, Satoshi; Hashimoto, Hisashi, Cache control method for node apparatus.
  4. Case, Sr., Paul, Case secure computer architecture.
  5. Case, Sr., Paul, Case secure computer architecture.
  6. Berenbaum, Alan D.; Weiss, Raphael, Configurable signature for authenticating data or program code.
  7. Lu, Jin; Kelly, Todd Scott; Cheung, Lee, Light fixture monitoring-controlling system and method for controlling light intensity based on a light fixture adapter program loaded from a web-server.
  8. Thornton,Andrew, Method to manage graphics address remap table (GART) translations in a secure system.
  9. Azema, Jerome; Chateau, Alain; Balard, Eric, Secure management of configuration parameters in a computing platform.
  10. Diggs, Mark S.; Merry, Jr., David E., Storage subsystem with multiple non-volatile memory arrays to protect against data losses.
  11. Hajji, Hassan; Kawano, Seiichi; Moriyama, Takao, Switching between unsecure system software and secure system software.
  12. Morais, Dinarte R., System and method for applying security to memory reads and writes.
  13. Rozman, Allen F.; Cioffi, Alfonso J., System and method for protecting a computer system from malicious software.
  14. Rozman, Allen F.; Cioffi, Alfonso J., System and method for protecting a computer system from malicious software.
  15. Rozman, Allen F.; Cioffi, Alfonso J., System and method for protecting a computer system from malicious software.
  16. Rozman, Allen F.; Cioffi, Alfonso J., System and method for protecting a computer system from malicious software.
  17. Rozman, Allen F.; Cioffi, Alfonso J., System and method for protecting a computer system from malicious software.
  18. Morais, Dinarte R.; Andrews, Jeffrey A.; Hall, William E., System and method for using address bits to affect encryption.
  19. Walston, Wesley; Diggs, Mark S., Systems and methods for improving the performance of non-volatile memory operations.
  20. Merry,David E.; Diggs,Mark S.; Drossel,Gary A.; Hajeck,Michael J., Systems and methods for segmenting and protecting a storage subsystem.
  21. Merry,David E.; Diggs,Mark S.; Drossel,Gary A.; Hajeck,Michael J., Systems and methods for storing data in segments of a storage subsystem.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로