$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Resistor ladder interpolation for PGA and DAC 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • H03M-001/12
  • H03M-001/78
  • H03M-001/74
  • G06F-017/17
출원번호 US-0926407 (2004-08-26)
등록번호 US-7271755 (2007-09-18)
발명자 / 주소
  • Mulder,Jan
  • van der Goes,Franciscus Maria Leonardus
  • Westra,Jan
  • van der Plassche,Rudy
출원인 / 주소
  • Broadcom Corporation
대리인 / 주소
    Sterne, Kessler, Goldstein & Fox PLLC
인용정보 피인용 횟수 : 7  인용 특허 : 68

초록

A voltage interpolation circuit includes a resistive ladder connected between ground and a voltage input and having a plurality of resistors with voltage taps between the resistors. An amplifier (optionally) has first and second capacitors connected together at their respective first terminals and t

대표청구항

What is claimed is: 1. A voltage interpolation circuit comprising: a resistive ladder connected between ground and a voltage input and having a plurality of resistors with voltage taps between the resistors; an amplifier; first and second capacitors connected together at their respective first term

이 특허에 인용된 특허 (68)

  1. Morisson Richard,FRX, A/D conversion device having synchronous output signals.
  2. Matsuzawa Akira (Neyagawa JPX) Yamada Haruyasu (Hirakata JPX), A/D converter with complementary interpolating voltage dividers.
  3. Schenck Stephen R. (McKinney TX), Adjustable low noise output circuit.
  4. Schenck Stephen R. (McKinney TX), Adjustable low noise output circuit responsive to environmental conditions.
  5. Wingender Marc (Grenoble FRX) Le Tual Stphane (St Egreve FRX), Analog digital converter.
  6. Arnoldus Gerardus Wilhelmus Venes ; Rudy Johan Van De Plassche NL, Analog to digital converter.
  7. Moreland Carl W. (Greensboro NC), Analog to digital converter having a magnitude amplifier with an improved differential input amplifier.
  8. Bacrania, Kantilal; Chen, Hsin-Shu; Sung, Eric C.; Song, Bang-Sup; Hakkarainen, J. Mikko; Allen, Brian L.; Sanchez, Mario, Analog to digital converter using subranging and interpolation.
  9. Mulder, Jan, Analog to digital converter with interpolation of reference ladder.
  10. Mulder, Jan, Analog to digital converter with interpolation of reference ladder.
  11. Fattaruso John W. ; Mahant-Shetti Shivaling S,INX, Analog-to-digital converter with flush access to digital-to-analog resistor string.
  12. Taft, Robert Callaghan, Apparatus and method for an improved subranging ADC architecture using ladder-flip bussing.
  13. Gunter W. Steinbach, Apparatus for high speed analog-to-digital conversion by localizing an input voltage to a voltage range.
  14. Fattaruso John W. ; Mahant-Shetti Shivaling S,INX, Bit interpolation in a resistor string data converter.
  15. Lynn Lapoe E. ; Ferguson ; Jr. Paul F. ; Lee Hae-Seung, Capacitor-based digital-to-analog converter with continuous time output.
  16. Ragosch Ernst P. (Hamburg DEX) Schwarz Henning (Reinbek DEX), Circuit arrangement for adjusting the amplitude of a signal.
  17. Mulder, Jan; Cheung, Yee Ling, Class AB digital to analog converter/line driver.
  18. Mulder, Jan; Cheung, Yee Ling, Class AB digital to analog converter/line driver.
  19. van de Plassche Rudy J. (Cupertino CA), Complementary voltage interpolation circuit.
  20. Ka Y. Leung ; Douglas R. Holberg, D/A converter street effect compensation.
  21. Chung Paul W. (San Jose CA) Gersbach John E. (Burlington VT) Pham Bac (San Jose CA) Hense Karl (Goldendale WA) Granata Pete (San Martin CA), DC centering analog receiver for flash A/D converter.
  22. Kuo, Tai-Haur; Chen, Kuo-Hsin; Lin, Jyh-Fong; Lin, Hsin-Chieh, Data converter with background auto-zeroing via active interpolation.
  23. Flynn Michael P., Differential pair-based folding interpolator circuit for an analog-to-digital converter.
  24. Stephenson Paul (Pleasanton CA), Digital time interpolation system.
  25. Dempsey Dennis,IEX ; Gorman Christopher,IEX, Digital to analog converter.
  26. Rempfer William C. (San Jose CA), Digital to analog converter.
  27. Watanabe Kazuo (Hadano JPX) Sugita Masaru (Minami-ashigara JPX), Digital-to-analog converter that compensates for integrated circuit resistor variations.
  28. Mulder, Jan; Ward, Christopher Michael, Distributed averaging analog to digital converter topology.
  29. Mulder, Jan; Ward, Christopher Michael, Distributed averaging analog to digital converter topology.
  30. Mulder, Jan; Ward, Christopher Michael, Distributed averaging analog to digital converter topology.
  31. Haque Yusuf A. (Santa Clara CA) Blasco Richard W. (Campbell CA), Dual bandwidth autozero loop for a voice frequency CODEC.
  32. Hsu Po-Chin (Taipei TWX), Embedded subranging analog to digital converter.
  33. Prater, James S., Fine string compensation to minimize digital to analog converter differential nonlinearity error.
  34. Dingwall Andrew G. F. (Bridgewater NJ) Zazzu Victor (Montvale NJ), Flash A/D converter having reduced input loading.
  35. Colleran William T. (Manhattan Beach CA) Abidi Asad A. (Pacific Palisades CA), Folding circuit.
  36. Rempfer, William C.; Malik, Hassan; Brubaker, James L., Gradient insensitive split-core digital to analog converter.
  37. Afghahi Morteza ; He Yueming, High accuracy comparator.
  38. Mulder, Jan, High speed analog to digital converter.
  39. Mulder, Jan, High speed analog to digital converter.
  40. Mulder, Jan, High speed analog to digital converter.
  41. Mulder, Jan, High speed analog to digital converter.
  42. Naylor Jimmy R. (Tucson AZ) Rundel Bernd M. (Tucson AZ), Hysteresis-insensitive single-comparator successive approximation analog-to-digital converter.
  43. Chan Kevin T., Integrated Gigabit Ethernet transmitter architecture.
  44. Schrader Victor Paul ; Brubaker James Lee, Interpolation circuit for digital-to-analog converter.
  45. Nakamoto, Hiroyuki, Interpolation circuit having a conversion error connection range for higher-order bits and A/D conversion circuit utilizing the same.
  46. Yilmaz Abdullah, LSB interpolation circuit and method for segmented digital-to-analog converter.
  47. Nakamura Katsufumi ; Coady Edmond Patrick, Multi-stage interpolating analog-to-digital conversion.
  48. Barna, Sandor; Van Blerkom, Daniel; Fossum, Eric R., Nonlinear flash analog to digital converter used in an active pixel system.
  49. Johnson Sandra Marie ; Welland David R., Pipelined analog-to-digital converter (ADC) systems, methods, and computer program products.
  50. Lin, Heng-Chih; Haroun, Baher S., Precise differential voltage interpolation analog-to-digital converter having double interpolation using nonlinear resistors.
  51. Coppero Luciana (Pavia ITX) Maloberti Franco (Torre d\Isola PV ITX) Palmisano Giuseppe (Pavia ITX), Process for the D/A conversion of signed binary codes of a Bi-polar, time-varying signal and a digital-to-analog convert.
  52. Vernon Scott D. (San Diego CA), Quantizer and related method for improving linearity.
  53. Bailey, Toby, Ramp generator for image sensor ADC.
  54. Takeda Hitoshi,JPX, Reference voltage generating circuit for use in series-parallel A/D converter.
  55. Mulder,Jan, Resistor ladder interpolation for subranging ADC.
  56. Hsu Po-Chin (Taipei TWX), Semi-pipelined analog-to-digital converter.
  57. Kouno Hiroyuki (Hyogo JPX) Kumamoto Toshio (Hyogo JPX) Miki Takahiro (Hyogo JPX), Series-parallel type A-D converter for realizing high speed operation and low power consumption.
  58. Tai Jy-Der David,TWX, Sub-range flash analog-to-digital converter.
  59. Victor Lee Hansen ; Charles L. Saxe, Sub-ranging analog-to-digital converter using a sigma delta converter.
  60. van der Goes, Franciscus Maria Leonardus; Mulder, Jan; Ward, Christopher Michael; Westra, Jan Roelof; van de Plassche, Rudy; Lugthart, Marcel, Subranging analog to digital converter with multi-phase clock timing.
  61. van der Goes, Franciscus Maria Leonardus; Mulder, Jan; Ward, Christopher Michael; Westra, Jan Roelof; van de Plassche, Rudy; Lugthart, Marcel, Subranging analog to digital converter with multi-phase clock timing.
  62. Brandt Brian Paul, Subranging analog-to-digital converter and method.
  63. Sung, Eric C.; Bacrania, Kantilal; Chen, Hsin-Shu; Hakkarainen, J. Mikko; Song, Bang-Sup; Allen, Brian L.; Sanchez, Mario, System and method of DC calibration of amplifiers.
  64. Choksi, Ojas M., System and method of background offset cancellation for flash ADCs.
  65. Hsu Po-Chin,TWX ; Lin Yung-Yu,TWX, Tri-step analog-to-digital converter.
  66. Chou Shu-Kuang,TWX ; Lin Yung-Yu,TWX ; Kao Hsueh-Wu,TWX, Two stage analoge-to-digital converter having unique fine encoding circuitry.
  67. Haque, Yusuf A., Use of single reference voltage for analog to digital or digital to analog conversion of bipolar signals.
  68. Hosotani Shiro (Hyogo JPX) Ito Masao (Hyogo JPX), Voltage comparator and subranging A/D converter including such voltage comparator.

이 특허를 인용한 특허 (7)

  1. Moholt, Jørgen; Pahr, Per Olaf; Martinussen, Tore, Current mirror bias trimming technique.
  2. Dey, Sanjoy K.; Prasad, Ammisetti V.; Singh, Mahendra Pal, Data acquisition system.
  3. Yang,YuQing, Input tracking high-level multibit quantizer for delta-sigma ADC.
  4. Mulder, Jan; van der Goes, Franciscus Maria Leonardus; Westra, Jan; van der Plassche, Rudy, Resistor ladder interpolation for PGA and DAC.
  5. Matsuno, Junya; Itakura, Tetsuro, Signal interpolation device and parallel A/D converting device.
  6. Ikuma, Makoto; Fujinaka, Hiroshi; Higuchi, Masahiro; Yamaoka, Yuusuke, Voltage generation circuit, analog-to-digital conversion circuit, solid-state imaging device, and imaging apparatus, which are capable of reducing random noise.
  7. Yamaoka, Yuusuke, Voltage generator, analog-to-digital converter, and image sensor system.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로