Array substrate for in plane switching mode liquid crystal display device and method for manufacturing the same
원문보기
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
G02F-001/1343
G02F-001/13
출원번호
US-0934360
(2004-09-07)
등록번호
US-7277149
(2007-10-02)
우선권정보
KR-10-2003-0062765(2003-09-08)
발명자
/ 주소
Kim,Woo Hyun
Baek,Myoung Kee
출원인 / 주소
LG.Philips LCD Co., Ltd.
대리인 / 주소
McKenna Long & Aldridge LLP
인용정보
피인용 횟수 :
20인용 특허 :
3
초록▼
A method of manufacturing an array substrate for an IPS mode LCD device includes: forming a gate electrode, a gate line, a data line and a common line using a printing process; forming an active layer on the substrate including the gate electrode using a printing process; forming a source electrode,
A method of manufacturing an array substrate for an IPS mode LCD device includes: forming a gate electrode, a gate line, a data line and a common line using a printing process; forming an active layer on the substrate including the gate electrode using a printing process; forming a source electrode, a drain electrode, a pixel electrode including a plurality of zigzag-shaped pixel electrode bars, and a common electrode including a plurality common electrode bars arranged in an alternating pattern with the pixel electrode bars using a photo process; forming at least one contact hole on the substrate including the thin film transistor using a printing process to expose a portion of the common electrode line and a portion of the common electrode; and forming a connecting metal using a printing process to electrically connect the common electrode line and the common electrode through the at least one contact hole. Accordingly, it is possible to reduce a cost and simplify manufacturing procedures using one photo process and four printing processes.
대표청구항▼
What is claimed is: 1. A method of manufacturing an array substrate for an IPS mode liquid crystal display device, the method comprising: forming a gate electrode, a gate line, and a common line on a substrate using a printing process; forming an active layer on the substrate including the gate ele
What is claimed is: 1. A method of manufacturing an array substrate for an IPS mode liquid crystal display device, the method comprising: forming a gate electrode, a gate line, and a common line on a substrate using a printing process; forming an active layer on the substrate including the gate electrode using a printing process; forming a source electrode, a drain electrode, a pixel electrode including a plurality of zigzag-shaped pixel electrode bars, and a common electrode including a plurality of common electrode bars arranged in an alternating pattern with the pixel electrode bars using a photo process, wherein a thin film transistor is provided by the gate electrode, the active layer, the source electrode and the drain electrode; forming at least one contact hole on the substrate, including the thin film transistor using a printing process, to expose a portion of the common line and a portion of the common electrode; and forming a connecting metal using a printing process to electrically connect the common line and the common electrode through the at least one contact hole. 2. The method according to claim 1, further comprising forming a gate insulting layer between the gate electrode and the active layer. 3. The method according to claim 1, wherein the printing process is performed using one of gravure printing, offset printing and screen printing. 4. An array substrate for an IPS mode liquid crystal display device, comprising: a gate line arranged in a first direction; a data line arranged in a second direction substantially perpendicular to the gate lines; a common line arranged adjacent to the gate line in the first direction; a gate insulating layer formed on the common line; a thin film transistor formed in a pixel region, the pixel region being defined by the gate line and the data line; a pixel electrode connected to the thin film transistor, the pixel electrode including a plurality of pixel electrode bars arranged substantially in parallel to the data line; a common electrode connected to the common line, the common electrode including a plurality of common electrode bars that are arranged in an alternating pattern with the pixel electrode bars; a passivation layer over an entire surface of the substrate including the gate insulating layer and the common electrode; at least one contact hole exposing a portion of the common line and a portion of the common electrode; and a connecting metal directly contacting the passivation layer and indirectly connecting the common line and the common electrode through the at least one contact hole, wherein the plurality of pixel electrode bars are formed in a zigzag shape, and wherein the plurality of common electrode bars are formed in a zigzag shape. 5. The array substrate according to claim 4, wherein a portion of the pixel electrode is formed on the gate lines and a gate insulating layer is interposed therebetween. 6. The array substrate according to claim 5, wherein a storage capacitor is formed between portions of the gate lines and the pixel electrode. 7. The array substrate according to claim 4, wherein a portion of the pixel electrode is formed on the common line and a gate insulating layer is interposed therebetween. 8. The array substrate according to claim 7, wherein a storage capacitor is formed between portions of the common line and the pixel electrode. 9. The array substrate according to claim 4, wherein the common line is overlapped along an outermost common electrode bar. 10. The array substrate according to claim 9, wherein an auxiliary storage capacitor is formed between the outermost common electrode bar and the common line.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (3)
Kishi, Etsur{overscore (o)}, Double-face display device.
Moon, Hong-Man; Park, Sang-Choi; Chung, Jae-Young, Substrate for in-plane switching mode liquid crystal display device with capacitors connected by extending lines and method for fabricating the same.
Cowell, III, E. William; Newton, John, In-plane switching liquid crystal display backplane using amorphous metal non-linear resistors as active sub-pixel devices.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.