$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Hybrid interconnect/logic circuits enabling efficient replication of a function in several sub-cycles to save logic and routing resources 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • H03K-019/177
출원번호 US-0269505 (2005-11-07)
등록번호 US-7372297 (2008-05-13)
발명자 / 주소
  • Pugh,Daniel J.
  • Caldwell,Andrew
출원인 / 주소
  • Tabula Inc.
대리인 / 주소
    Adeli & Tollen LLP
인용정보 피인용 횟수 : 44  인용 특허 : 36

초록

Some embodiments provide a reconfigurable IC that implements a design that is designed at a particular design clock rate. The reconfigurable IC includes reconfigurable circuits for performing operations on a set of inputs in the particular design. The IC further includes routing circuits for routing

대표청구항

We claim: 1. A reconfigurable integrated circuit ("IC") that implements a first design that is designed at a first design clock rate, the reconfigurable IC comprising: a plurality of reconfigurable logic circuits for configurably performing operations on a set of inputs in the first design; and a p

이 특허에 인용된 특허 (36)

  1. Cliff Richard G., Coarse-grained look-up table architecture.
  2. Kaviani Alireza S.,CAXITX M5R 2R5 ; Brown Steven D.,CAXITX M4R 2A3, Computational field programmable architecture.
  3. Trimberger Stephen M. (San Jose CA), Computer-implemented method of optimizing a design in a time multiplexed programmable logic device.
  4. Trimberger Stephen M., Computer-implemented method of optimizing a time multiplexed programmable logic device.
  5. Schmit,Herman; Butts,Michael; Hutchings,Brad L.; Teig,Steven, Configurable circuits, IC's, and systems.
  6. Schmit,Herman; Butts,Michael; Hutchings,Brad L.; Teig,Steven, Configurable circuits, IC's, and systems.
  7. Trimberger Stephen M. (San Jose CA) Carberry Richard A. (Los Gatos CA) Johnson Robert A. (San Jose CA) Wong Jennifer (Fremont CA), Configuration modes for a time multiplexed programmable logic device.
  8. Bernard J. New, Dedicated function fabric for use in field programmable gate arrays.
  9. Tavana Danesh (Mountain View CA) Yee Wilson K. (Tracy CA) Holen Victor A. (Saratoga CA), FPGA architecture with repeatable tiles including routing matrices and logic matrices.
  10. Wittig Ralph D. ; Mohan Sundararajarao ; Carberry Richard A., FPGA configurable logic block with multi-purpose logic/memory circuit.
  11. Chaudhary Kamal, FPGA having logic element carry chains capable of generating wide XOR functions.
  12. Carberry, Richard A.; Young, Steven P.; Bauer, Trevor J., FPGA lookup table with speed read decoder.
  13. Kean Thomas A.,GB6 ITX EH88JQ ; Wilkie William A.,GB6 ITX EH106AP, FPGA with parallel and serial user interfaces.
  14. Agrawal,Om P.; Sharpe Geisler,Bradley A., FPGA with register-intensive architecture.
  15. Andre DeHon ; Ethan Mirsky ; Thomas F. Knight, Jr., Intermediate-grain reconfigurable processing device.
  16. Goetting F. Erich (Cupertino CA) Trimberger Stephen M. (San Jose CA), Logic cell for field programmable gate array having optional internal feedback and optional cascade.
  17. New Bernard J. (Los Gatos CA), Logic structure and circuit for fast carry.
  18. Norman Kevin A. ; Patel Rakesh H. ; Sample Stephen P. ; Butts Michael R., Look-up table based logic element with complete permutability of the inputs to the secondary signals.
  19. Chirania,Manoj; Kondapalli,Venu M., Lookup table circuit optionally configurable as two or more smaller lookup tables with independent inputs.
  20. Schiefele, Walter P.; Krueger, Robert O., Method for creating circuit redundancy in programmable logic devices.
  21. Trimberger, Stephen M., Method for making large-scale ASIC using pre-engineered long distance routing structure.
  22. Trimberger Stephen M. (San Jose CA), Method for programming an FPLD using a library-based technology mapping algorithm.
  23. Trimberger Stephen M. (San Jose CA), Method for programming an FPLD using a library-based technology mapping algorithm.
  24. Stephen M. Trimberger ; Richard A. Carberry ; Robert Anders Johnson ; Jennifer Wong, Method of time multiplexing a programmable logic device.
  25. Trimberger Stephen M. (San Jose CA) Carberry Richard A. (Los Gatos CA) Johnson Robert A. (San Jose CA) Wong Jennifer (Fremont CA), Method of time multiplexing a programmable logic device.
  26. Kelem Steven H. ; Lawman Gary R., On-chip logic analysis and method for using the same.
  27. Trimberger Stephen M., PLD having a window pane architecture with segmented and staggered interconnect wiring between logic block arrays.
  28. Chaudhary,Kamal; Costello,Philip D.; Kondapalli,Venu M., Programmable circuit optionally configurable as a lookup table or a wide multiplexer.
  29. New Bernard J., Programmable logic device having a composable memory array overlaying a CLB array.
  30. New Bernard J. ; Carberry Richard A., Programmable logic device having configurable logic blocks with user-accessible input multiplexers.
  31. Ong Randy T. (Cupertino CA), Programmable logic device which stores more than one configuration and means for switching configurations.
  32. Trimberger, Stephen M., Programmable logic device with time-multiplexed interconnect.
  33. Trimberger,Stephen M., Programmable logic device with time-multiplexed interconnect.
  34. New Bernard J. ; Johnson Robert Anders ; Wittig Ralph ; Mohan Sundararajarao, Rapidly reconfigurable FPGA having a multiple region architecture with reconfiguration caches useable as data RAM.
  35. Ochotta Emil S. ; Wieland Douglas P., Routing architecture using a direct connect routing mesh.
  36. Trimberger Stephen M. (San Jose CA) Carberry Richard A. (Los Gatos CA) Johnson Robert Anders (San Jose CA) Wong Jennifer (Fremont CA), Time multiplexed programmable logic device.

이 특허를 인용한 특허 (44)

  1. Schmit, Herman; Huang, Randy Renfu, Configurable IC having a routing fabric with storage elements.
  2. Teig, Steven, Configurable IC having a routing fabric with storage elements.
  3. Teig, Steven; Schmit, Herman; Huang, Randy Renfu, Configurable IC having a routing fabric with storage elements.
  4. Teig, Steven; Schmit, Herman; Huang, Randy Renfu, Configurable IC having a routing fabric with storage elements.
  5. Teig, Steven; Schmit, Herman; Redgrave, Jason, Configurable IC having a routing fabric with storage elements.
  6. Teig, Steven; Schmit, Herman; Redgrave, Jason; Chandra, Vikas, Configurable IC with interconnect circuits that also perform storage operations.
  7. Schmit, Herman; Teig, Steven; Hutchings, Brad; Huang, Randy Renfu, Configurable IC with logic resources with offset connections.
  8. Redgrave, Jason; Schmit, Herman; Teig, Steven; Hutchings, Brad L.; Huang, Randy R., Configurable IC'S with large carry chains.
  9. Schmit, Herman; Redgrave, Jason, Configurable IC's with large carry chains.
  10. Teig, Steven; Ebeling, Christopher D.; Voogel, Martin; Caldwell, Andrew, Configurable storage elements.
  11. Voogel, Martin; Teig, Steven; Chanack, Thomas S.; Caldwell, Andrew; Ko, Jung; Chandler, Trevis, Configurable storage elements.
  12. Voogel, Martin; Teig, Steven; Chanack, Thomas S.; Caldwell, Andrew; Ko, Jung; Chandler, Trevis, Configurable storage elements.
  13. Voogel, Martin; Teig, Steven; Chandler, Trevis, Configurable storage elements.
  14. Chandler, Trevis; Redgrave, Jason; Voogel, Martin, Configuration context switcher.
  15. Redgrave, Jason; Voogel, Martin; Teig, Steven, Controllable storage elements for an IC.
  16. Redgrave, Jason; Voogel, Martin; Teig, Steven, Controllable storage elements for an IC.
  17. Redgrave, Jason; Voogel, Martin; Teig, Steven, Controllable storage elements for an IC.
  18. Schmit, Herman; Redgrave, Jason, Embedding memory between tile arrangement of a configurable IC.
  19. Zhang, Wei; Jha, Niraj K.; Shang, Li, Hybrid nanotube/CMOS dynamically reconfigurable architecture and an integrated design optimization method and system therefor.
  20. Zhang, Wei; Jha, Niraj K.; Shang, Li, Hybrid nanotube/CMOS dynamically reconfigurable architecture and system therefore.
  21. Pugh, Daniel J.; Caldwell, Andrew, IC that efficiently replicates a function to save logic and routing resources.
  22. Caldwell, Andrew; Schmit, Herman; Teig, Steven, Method and apparatus for decomposing functions in a configurable IC.
  23. Pugh, Daniel J., Method and apparatus for performing two's complement multiplication.
  24. Rohe, Andre; Teig, Steven; Schmit, Herman; Redgrave, Jason; Caldwell, Andrew, Operational time extension.
  25. Rohe, Andre; Teig, Steven; Schmit, Herman; Redgrave, Jason; Caldwell, Andrew, Operational time extension.
  26. Pugh, Daniel J.; Redgrave, Jason; Caldwell, Andrew, Performing mathematical and logical operations in multiple sub-cycles.
  27. Van Mau, David Nguyen; Rjimati, Yassine, Resource and context based multiplier generation.
  28. Caldwell, Andrew; Teig, Steven, Sequential delay analysis by placement engines.
  29. Redgrave, Jason, Storage elements for a configurable IC and method and apparatus for accessing data stored in the storage elements.
  30. Redgrave, Jason, Storage elements for a configurable IC and method and apparatus for accessing data stored in the storage elements.
  31. Schmit, Herman; Caldwell, Andrew; Hutchings, Brad; Redgrave, Jason; Teig, Steven, System and method for providing a virtual memory architecture narrower and deeper than a physical memory architecture.
  32. Schmit, Herman; Caldwell, Andrew; Hutchings, Brad; Redgrave, Jason; Teig, Steven, System and method for providing a virtual memory architecture narrower and deeper than a physical memory architecture.
  33. Schmit, Herman; Teig, Steven; Hutchings, Brad, System and method for providing more logical memory ports than physical memory ports.
  34. Schmit, Herman; Teig, Steven; Hutchings, Brad, System and method for providing more logical memory ports than physical memory ports.
  35. Schmit, Herman; Pugh, Daniel J.; Teig, Steven, System and method of mapping memory blocks in a configurable integrated circuit.
  36. Schmit, Herman; Pugh, Daniel J.; Teig, Steven, System and method of providing a memory hierarchy.
  37. Teig, Steven; Caldwell, Andrew, Timing operations in an IC with configurable circuits.
  38. Pugh, Daniel J.; Schmit, Herman; Redgrave, Jason; Caldwell, Andrew, Use of hybrid interconnect/logic circuits for multiplication.
  39. Redgrave, Jason, User registers implemented with routing circuits in a configurable IC.
  40. Redgrave, Jason, User registers implemented with routing circuits in a configurable IC.
  41. Redgrave, Jason; Schmit, Herman, User registers implemented with routing circuits in a configurable IC.
  42. Redgrave, Jason, Users registers implemented with routing circuits in a configurable IC.
  43. Hutchings, Brad, Variable width management for a memory of a configurable IC.
  44. Hutchings, Brad, Variable width writing to a memory of an IC.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로