Top layers of metal for high performance IC's
원문보기
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
H01L-021/4763
H01L-021/02
출원번호
US-0145468
(2005-06-03)
등록번호
US-7384864
(2008-06-10)
발명자
/ 주소
Lin,Mou Shiung
출원인 / 주소
Lin,Mou Shiung
대리인 / 주소
Saile Ackerman LLC
인용정보
피인용 횟수 :
10인용 특허 :
31
초록▼
A method of closely interconnecting integrated circuits contained within a semiconductor wafer to electrical circuits surrounding the semiconductor wafer. Electrical interconnects are held to a minimum in length by making efficient use of polyimide or polymer as an inter-metal dielectric thus enabli
A method of closely interconnecting integrated circuits contained within a semiconductor wafer to electrical circuits surrounding the semiconductor wafer. Electrical interconnects are held to a minimum in length by making efficient use of polyimide or polymer as an inter-metal dielectric thus enabling the integration of very small integrated circuits within a larger circuit environment at a minimum cost in electrical circuit performance.
대표청구항▼
What is claimed is: 1. A method of fabricating an integrated circuit chip comprising: providing a semiconductor wafer comprising a silicon substrate, multiple semiconductor devices in or over said silicon substrate, a first dielectric layer over said silicon substrate, a first metallization structu
What is claimed is: 1. A method of fabricating an integrated circuit chip comprising: providing a semiconductor wafer comprising a silicon substrate, multiple semiconductor devices in or over said silicon substrate, a first dielectric layer over said silicon substrate, a first metallization structure over said first dielectric layer, said first metallization structure being connected to said multiple semiconductor devices, said first metallization structure comprising a first metal layer and a second metal layer over said first metal layer, a second dielectric layer between said first and second metal layers, and a passivation layer over said first metallization structure and over said first and second dielectric layers; forming a polymer layer over said passivation layer of said semiconductor wafer, a first opening in said polymer layer exposing a first contact point of said first metallization structure, and a second opening in said polymer layer exposing a second contact point of said first metallization structure, wherein said first contact point is separate from said second contact point, wherein said forming said polymer layer comprises a photosensitive-polymer depositing process and a curing process, wherein said polymer layer after said curing process has a thickness between 2 and 30 micrometers and greater than that of said passivation layer, that of said first dielectric layer and that of said second dielectric layer; and forming a second metallization structure over said passivation layer of said semiconductor wafer, over said polymer layer and over said first and second contact points, wherein multiple portions of said first metallization structure within a chip are connected through said second metallization structure and through said first and second openings, wherein said second metallization structure comprises a third metal layer over said polymer layer, said third metal layer having a thickness greater than that of said first metal layer and that of said second metal layer, and wherein said forming said second metallization structure comprises a copper electroplating process. 2. The method of claim 1, wherein said forming said second metallization structure further comprises depositing aluminum. 3. The method of claim 1, wherein said forming said second metallization structure further comprises a sputtering process. 4. The method of claim 1, wherein said forming said second metallization structure further comprises an electroless process. 5. The method of claim 1, wherein said passivation layer comprises a topmost oxide layer of said integrated circuit chip. 6. The method of claim 1, wherein said passivation layer comprises a topmost nitride layer of said integrated circuit chip. 7. The method of claim 1, wherein said forming said polymer layer comprises spin-on coating. 8. The method of claim 1, wherein said curing process is performed at a temperature within a range of from 250 to 450 degrees C. 9. The method of claim 1, wherein said curing process is performed within a range of from 250 to 450 degrees C. for a time within a range of from 0.5 to 1.5 hours. 10. The method of claim 1, wherein said curing process is performed in a vacuum or nitrogen ambient. 11. The method of claim 1, wherein said forming said polymer layer comprises spin-on coating a polyimide layer over said passivation layer. 12. The method of claim 1 further comprising forming a metal bump over said silicon substrate, wherein said metal bump is connected to said second metallization structure. 13. The method of claim 1 further comprising forming a solder bump over said silicon substrate, wherein said solder bump is connected to said second metallization structure. 14. The method of claim 1, wherein said second metallization structure comprises a contact pad used to be connected to a wirebonding interconnect. 15. The method of claim 1, wherein said first metallization structure comprises an electroplated metal. 16. The method of claim 1, wherein said passivation layer comprises a topmost CVD-formed inorganic layer of said integrated circuit chip. 17. The method of claim 1, wherein a third opening in said passivation layer exposes said first contact point, wherein said first contact point comprises an electroplated metal. 18. The method of claim 1, wherein a third opening in said passivation layer exposes said first contact point, and wherein said first contact point has a size within a range of approximately 0.3 microns to 5 microns. 19. The method of claim 1, wherein a third opening in said passivation layer exposes said first contact point, wherein said third opening has a diameter in a range of approximately 0.5 microns to 3.0 microns.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (31)
Golshan Shahin (Midland TX) St. Martin Craig A. (Midland TX) Rhodine Craig W. (Midland TX), Configuration and method for positioning semiconductor device bond pads using additional process layers.
Efland Taylor R. (Richardson TX) Cotton Dave (Plano TX) Skelton Dale J. (Plano TX), ESD protection structure using LDMOS diodes with thick copper interconnect.
Nakanishi Keiichirou (Kokubunji JPX) Yamada Minoru (Hanno JPX) Saitoh Tatsuya (Kokubunji JPX) Yamamoto Kazumichi (Kokubunji JPX), Integrated circuit device having an ic chip mounted on the wiring substrate and having suitable mutual connections betwe.
Lamson Michael A. (Van Alstyne TX) Edwards Darvin R. (Dallas TX), Integrated circuit device having bumped power supply buses over active surface areas and method of manufacture thereof.
Shen Chi-Cheong ; Abbott Donald C. ; Bucksch Walter,DEX ; Corsi Marco ; Efland Taylor Rice ; Erdeljac John P. ; Hutter Louis Nicholas ; Mai Quang ; Wagensohner Konrad,DEX ; Williams Charles Edward, Integrated circuit with bonding layer over active circuitry.
Farrar Paul A. (South Burlington VT) Geffken Robert M. (Burlington VT) Kroll Charles T. (Raleigh NC), Method for forming dense multilevel interconnection metallurgy for semiconductor devices.
Bandyopadhyay Basab ; Fulford ; Jr. H. Jim ; Dawson Robert ; Hause Fred N. ; Michael Mark W. ; Brennan William S., Method of making an integrated circuit which uses an etch stop for producing staggered interconnect lines.
Akagawa Masatoshi,JPX ; Higashi Mitsutoshi,JPX ; Iizuka Hajime,JPX ; Arai Takehiko,JPX, Semiconductor device having an element with circuit pattern thereon.
Wenzel James F. (Austin TX) Chopra Mona A. (Austin TX) Foster Stephen W. (Dripping Springs TX), Semiconductor device having built-in high frequency bypass capacitor.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.