IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0348739
(2003-01-21)
|
등록번호 |
US-7397713
(2008-07-08)
|
발명자
/ 주소 |
- Harari,Eliyahou
- Norman,Robert D.
- Mehrotra,Sanjay
|
출원인 / 주소 |
|
대리인 / 주소 |
Davis Wright Tremaine LLP
|
인용정보 |
피인용 횟수 :
34 인용 특허 :
182 |
초록
▼
A system of Flash EEprom memory chips with controlling circuits serves as non-volatile memory such as that provided by magnetic disk drives. Improvements include selective multiple sector erase, in which any combinations of Flash sectors may be erased together. Selective sectors among the selected c
A system of Flash EEprom memory chips with controlling circuits serves as non-volatile memory such as that provided by magnetic disk drives. Improvements include selective multiple sector erase, in which any combinations of Flash sectors may be erased together. Selective sectors among the selected combination may also be de-selected during the erase operation. Another improvement is the ability to remap and replace defective cells with substitute cells. The remapping is performed automatically as soon as a defective cell is detected. When the number of defects in a Flash sector becomes large, the whole sector is remapped. Yet another improvement is the use of a write cache to reduce the number of writes to the Flash EEprom memory, thereby minimizing the stress to the device from undergoing too many write/erase cycling.
대표청구항
▼
The invention claimed is: 1. A storage device comprising: a controller to carry out an interface with a host system, via a host bus, to receive instructions from said host system and to control operations to be performed within said storage device; and a nonvolatile semiconductor flash memory coupl
The invention claimed is: 1. A storage device comprising: a controller to carry out an interface with a host system, via a host bus, to receive instructions from said host system and to control operations to be performed within said storage device; and a nonvolatile semiconductor flash memory coupled with said controller, wherein said nonvolatile semiconductor flash memory is (i) electrically erasable and electrically programmable, (ii) includes a plurality of erase units in connection with an electrical erase operation, and (iii) is electrically programmable to store a sector data from said host system and to store address information for defect mapping, wherein said controller includes an address register file, and is such as to allow a host logical address from said host system to be converted to a physical address of said nonvolatile semiconductor flash memory based on data stored in said address register file, and wherein said data of said address register file is originated from said address information stored in said nonvolatile semiconductor flash memory by said controller at start of a system operation, and then said controller accesses said nonvolatile semiconductor flash memory based upon said data of said address register file. 2. A storage device according to claim 1, wherein each erase unit of said plurality of erase units is electrically programmable to store a corresponding address information. 3. A storage device according to claim 1, wherein said nonvolatile semiconductor flash memory is a flash memory chip. 4. A storage device according to claim 3, wherein each erase unit of said plurality of erase units is electrically programmable to store a corresponding address information. 5. A storage device comprising: a controller to control operations to be performed within said storage device, wherein said controller includes a memory to store defect map data; and a nonvolatile semiconductor flash memory coupled with said controller, wherein said nonvolatile semiconductor flash memory is electrically erasable and electrically programmable, and includes a plurality of erase units in connection with an electrical erase operation, and wherein said defect map data of said controller memory is originated from data stored in said nonvolatile semiconductor flash memory by said controller at start of an operation, and then said controller controls the operation of said nonvolatile semiconductor flash memory based upon said defect map data stored by said controller memory. 6. A storage device according to claim 5, wherein said nonvolatile semiconductor flash memory is a flash memory chip. 7. A storage device comprising: a controller for carrying out an interface with a host system via a host bus, receiving instructions from said host system and controlling operations to be performed within said storage device; and a non-volatile semiconductor flash memory coupled with said controller; wherein said non-volatile semiconductor flash memory is electrically erasable and electrically programmable, wherein said non-volatile semiconductor flash memory includes a plurality of erase units in connection with an electrical erase operation, wherein said non-volatile semiconductor flash memory is electrically programmable to store a sector data from said host system and to store address information, wherein said controller includes an address register file memory for storing defect mapping data, wherein a host logical address from said host system can be converted to a physical address of said non-volatile semiconductor flash memory based on data stored in said address register file memory, and wherein said data of said address register file memory is originated from said address information stored in said non-volatile semiconductor flash memory by said controller at the start of an operation of said storage device, and then said controller accesses said non-volatile semiconductor flash memory based upon said data of said address register file memory. 8. A storage device in claim 7, wherein said non-volatile semiconductor flash memory is a flash memory chip. 9. A storage device in claim 7, wherein each erase unit of said plurality of erase units is electrically programmable and stores a corresponding address information. 10. A storage device in claim 8, wherein each erase unit of said plurality of erase units is electrically programmable and stores a corresponding address information. 11. A storage device comprising: a controller for controlling operations to be performed within said storage device, wherein said controller includes a register file to store defect mapping data; and a non-volatile semiconductor flash memory coupled with said controller; wherein said non-volatile semiconductor flash memory is electrically erasable and electrically programmable, wherein said non-volatile semiconductor flash memory includes a plurality of erase units in connection with an electrical erase operation, and wherein said defect mapping data of said register file is originated from data stored in said non-volatile semiconductor flash memory by said controller at the start of an operation of said storage device, and then said controller controls the operation of said non-volatile semiconductor flash memory based upon said defect mapping data stored by said register file. 12. A storage device in claim 11, wherein said non-volatile semiconductor flash memory is a flash memory chip. 13. A storage device comprising: a controller which carries out interface with a host system via a host bus, receives instructions from said host system and controls operations to be performed within said storage device; an address table for defect mapping which receives a logical address of data in a data write operation from said host system, via said host bus, and converts said logical address to a physical address; and a nonvolatile semiconductor flash memory coupled with said controller, wherein said nonvolatile semiconductor flash memory is electrically erasable and electrically programmable and is divided into a plurality of physical sectors identified by physical addresses, wherein said controller receives said physical address from said address table and writes said data in said data write operation from said host system via said host bus into one physical sector of said plurality of physical sectors, wherein said address table is comprised of a volatile memory, the logical address from said host system can be converted to the physical address of said nonvolatile semiconductor flash memory based on data stored in said address table of said volatile memory, wherein said data of said address table of said volatile memory is originated from an address information stored in said nonvolatile semiconductor flash memory by said controller at start of a system operation, and then said controller accesses said nonvolatile semiconductor flash memory based upon said data of said address table of said volatile memory, and wherein said address table converts a logical address received in the write operation from said host system, via said host bus, to the physical address which is different from the physical address to which said address table converted a logical address, identical to the logical address to be presently converted, in a preceding write operation from said host system, via said host bus. 14. A storage device according to claim 13, wherein said nonvolatile semiconductor flash memory includes a plurality of erase blocks in connection with an electrical erase operation, and wherein a power supply is initiated at said start of system operation. 15. A storage device according to claim 14, wherein each erase block of said plurality of erase blocks is electrically programmable and is for storing a corresponding address information. 16. A storage device according to claim 15, wherein said controller is a one-chip microcomputer which includes a RAM core as said volatile memory for storing said data of said address table. 17. A storage device according to claim 14, wherein said controller is a one-chip microcomputer which includes a RAM core as said volatile memory for storing said data of said address table. 18. A storage device according to claim 13, wherein said nonvolatile semiconductor flash memory is a flash memory chip and includes a plurality of erase blocks in connection with an electrical erase operation. 19. A storage device according to claim 18, wherein each erase block of said plurality of erase blocks is electrically programmable and is for storing a corresponding address information. 20. A storage device according to claim 19, wherein said controller is a one-chip microcomputer which includes a RAM core as said volatile memory for storing said data of said address table. 21. A storage device according to claim 18, wherein said controller is a one-chip microcomputer which includes a RAM core as said volatile memory for storing said data of said address table. 22. A storage device according to claim 13, wherein each erase block of said plurality of erase blocks is electrically programmable and is for storing a corresponding address information. 23. A storage device according to claim 22, wherein said controller is a one-chip microcomputer which includes a RAM core as said volatile memory for storing said data of said address table. 24. A storage device according to claim 13, wherein said controller is a one-chip microcomputer which includes a RAM core as said volatile memory for storing said data of said address table.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.