$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

[미국특허] System and method to improve the efficiency of synchronous mirror delays and delay locked loops 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • H03L-007/00
출원번호 US-0932952 (2004-09-02)
등록번호 US-7446580 (2008-11-04)
발명자 / 주소
  • Lin,Feng
출원인 / 주소
  • Micron Technology, Inc.
대리인 / 주소
    Whyte Hirschboeck Dudek SC
인용정보 피인용 횟수 : 1  인용 특허 : 46

초록

A phase detection system for use with a synchronous mirror delay or a delay-locked loop in order to reduce the number of delay stages required, and therefore increase the efficiency, is disclosed. The invention includes taking a clock input signal and a clock delay or feedback signal, each having ti

대표청구항

What is claimed is: 1. A synchronization system for use with an external clock signal, comprising: a pair of registers, logic, and a synchronous mirror delay (SMD) device, each register to receive a clock input signal (CIN) and a clock delay signal (CDLY) and to output an output signal to the logic

이 특허에 인용된 특허 (46)

  1. Shen Feng ; Tsai Kunlin, Circuit and method for reducing delay line length in delay-locked loops.
  2. Dosho, Shiro, Circuit and system for extracting data.
  3. Ishimi Kouichi,JPX ; Ishikawa Kazuyuki,JPX, Clock delay circuitry producing clock delays less than the shortest delay element.
  4. Saint-Laurent, Martin, Clock distribution network using feedback for skew compensation and jitter filtering.
  5. Okuda, Yuichi; Chigasaki, Hideo; Miyashita, Hiroki, Clock generation circuit, control method of clock generation circuit and semiconductor memory device.
  6. Ooishi Tsukasa,JPX ; Hanzawa Satoru,JPX ; Nakatsuka Kiyoshi,JPX, Clock reproduction circuit that can reproduce internal clock signal correctly in synchronization with external clock signal.
  7. Harrison, Ronnie M., Delay lock loop circuit useful in a synchronous system and associated methods.
  8. James A. Antone ; Melvin W. Stene ; Brian R. Kauffmann, Delay lock loop with wide frequency range capability.
  9. Flanagan,Ian M.; Roisen,Roger L.; Reddy,Dayanand K.; Christiansen,Joel J., Delay-locked loop with built-in self-test of phase margin.
  10. Miller ; Jr. James E., Device and method in a delay locked loop for generating quadrature and other off-phase clocks with improved resolution.
  11. Lane Chris, Digital delay lock loop for clock signal frequency multiplication.
  12. Alsup Mitchell (Dripping Springs TX) Dobbs Carl S. (Austin TX) Wu Yung (Austin TX) Moughanni Claude (Austin TX) Haddad Elie I. (Austin TX), Digital phase lock clock generator without local oscillator.
  13. Fiscus, Timothy E., Digitally controlled analog delay locked loop (DLL).
  14. Kawabata Kuninori,JPX ; Matsumiya Masato,JPX ; Eto Satoshi,JPX ; Nakamura Toshikazu,JPX ; Higashiho Mitsuhiro,JPX ; Takita Masato,JPX ; Koga Toru,JPX ; Kanou Hideki,JPX ; Kitamoto Ayako,JPX, Electronic device and semiconductor memory device using the same.
  15. Richley Edward A. (Mountian View CA), Extended frequency range variable delay locked loop for clock synchronization.
  16. Tomita, Hiroyoshi; Shinozaki, Naoharu; Taniguchi, Nobutaka; Fujieda, Waichirou; Sato, Yasuharu; Kawasaki, Kenichi; Yamazaki, Masafumi; Ninomiya, Kazuhiro, Integrated circuit device incorporating DLL circuit.
  17. Ooishi, Tsukasa; Sakashita, Narumi, Internal clock generating circuit for clock synchronous semiconductor memory device.
  18. Jung-bae Lee KR, Internal clock signal generator including circuit for accurately synchronizing internal clock signal with external clock signal.
  19. Gerald F. Muething, Jr. ; George W. Conner, Low cost CMOS tester with edge rate compensation.
  20. Manning Troy A., Method and apparatus for generating an internal clock signal that is synchronized to an external clock signal.
  21. Lin, Feng; Johnson, J. Brian, Method and apparatus for improving stability and lock time for synchronous circuits.
  22. Miller ; Jr. James E. ; Schoenfeld Aaron ; Ma Manny ; Baker R. Jacob, Method and apparatus for improving the performance of digital delay locked loop circuits.
  23. von Kaenel, Vincent R., Method and apparatus to ensure DLL locking at minimum delay.
  24. Yoshio Yukinari JP; Kouichi Ishimi JP, Method and circuitry for generating clock.
  25. Lin, Feng; Keeth, Brent; Johnson, Brian, Method and system for delay control in synchronization circuits.
  26. Terry L. Gilton, Method for making shallow trenches for isolation.
  27. Lin, Feng; Gomm, Tyler J., Methods and apparatus for delay circuit.
  28. Yamazaki Hiroshi,JPX, Phase compensating apparatus and delay controlling circuit.
  29. Hanzawa Satoru,JPX ; Sakata Takeshi,JPX ; Nagashima Osamu,JPX, Phase control circuit, semiconductor device and semiconductor memory.
  30. Lin,Feng; Baker,R. Jacob, Phase detector for all-digital phase locked and delay locked loops.
  31. Lee Jung-bae,KRX, Phase locked delay circuit.
  32. Vishnu K. Agarwal, Semiconductor container structure with diffusion barrier.
  33. Kanou Hideki,JPX ; Matsumiya Masato,JPX ; Eto Satoshi,JPX ; Takita Masato,JPX ; Kitamoto Ayako,JPX ; Nakamura Toshikazu,JPX ; Kawabata Kuninori,JPX ; Hasegawa Masatomo,JPX ; Koga Toru,JPX ; Ishii Yuk, Semiconductor device.
  34. Kubo Takashi,JPX, Semiconductor device with internal clock generating circuit capable of generating internal clock signal with suppressed edge-to-edge jitter.
  35. Okuda,Yuichi; Kokubo,Masaru; Nakagome,Yoshinobu; Yahata,Hideharu; Miyashita,Hiroki, Semiconductor integrated circuit device.
  36. Kawasaki Kenichi,JPX, Semiconductor integrated circuit with appropriate data output timing and reduced power consumption.
  37. Idei Youji,JPX ; Aoki Masakazu,JPX ; Noda Hiromasa,JPX, Semiconductor memory device including a clocking circuit for controlling the read circuit operation.
  38. Hironobu Akita JP, Sync signal generating circuit provided in semiconductor integrated circuit.
  39. Archer Michel J. M. (La Celle St. Cloud FR) Battut Henri-Claude L. (Bougival FR) Bonami Robert R. C. (Meudon FR) Louboutin Herve J. P. M. (Palaiseau FR), Synchronizing circuit including two flip-flops and circuit means to protect a synchronized signal from an unstable state.
  40. Lin, Feng, System and method for skew compensating a clock signal and for capturing a digital signal using the skew compensated clock signal.
  41. Lin, Feng, System and method for skew compensating a clock signal and for capturing a digital signal using the skew compensated clock signal.
  42. Lin, Feng, System and method to improve the efficiency of synchronous mirror delays and delay locked loops.
  43. Jefferson David E. ; Cope L. Todd,MYX ; Reddy Srinivas ; Cliff Richard G., System for distributing clocks using a delay lock loop in a programmable logic circuit.
  44. Coddington John Deane ; Hui Chau-Shing, System with DLL.
  45. Taniguchi Nobutaka,JPX ; Tomita Hiroyoshi,JPX, Timing clock generation circuit using hierarchical DLL circuit.
  46. Yamazaki Masafumi,JPX ; Tomita Hiroyoshi,JPX, Variable delay circuit and semiconductor intergrated circuit device.

이 특허를 인용한 특허 (1)

  1. Lin, Feng, System and method to improve the efficiency of synchronous mirror delays and delay locked loops.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로