IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0557253
(2006-11-07)
|
등록번호 |
US-7477028
(2009-01-13)
|
발명자
/ 주소 |
- Bokusky,Mark D.
- Grabinger,Cory L.
- Vinella,Emily R.
|
출원인 / 주소 |
- Honeywell International Inc.
|
인용정보 |
피인용 횟수 :
14 인용 특허 :
16 |
초록
▼
A system for maintaining appropriate control of an actuator in the event of a power disruption without being adversely affected by the period of the power disruption. The actuator may close during the power disruption but will be fully opened upon the return of power to the system. After being opene
A system for maintaining appropriate control of an actuator in the event of a power disruption without being adversely affected by the period of the power disruption. The actuator may close during the power disruption but will be fully opened upon the return of power to the system. After being opened, the actuator may be kept open with less power than needed for opening it.
대표청구항
▼
What is claimed is: 1. An actuator control system comprising: an actuator; and a control circuit connected to the actuator; and wherein if a period of time between a removal of power and a return of power to the system is greater than or equal to about one millisecond, then the control circuit can
What is claimed is: 1. An actuator control system comprising: an actuator; and a control circuit connected to the actuator; and wherein if a period of time between a removal of power and a return of power to the system is greater than or equal to about one millisecond, then the control circuit can activate the actuator to open a damper upon the return of power; and wherein the control circuit comprises: a detect and reset circuit; a latch connected to the detect and reset circuit; and a driver connected to the latch. 2. The system of claim 1, wherein: the detect and reset circuit comprises: a comparator having first and second inputs, and an output; and a latch setting circuit having an input connected to the output of the comparator and having an output connected to the latch; and wherein: the first input of the comparator is connected to a system power input voltage level indicator; and the second input of the comparator is connected to an internal circuit power voltage level indicator. 3. The system of claim 2, wherein: a period of time is provided after the return of power to the system for the control circuit to open the actuator; the period of time is provided by delaying a voltage at the first input of the comparator from exceeding a voltage at the second input of the comparator to provide the run signal at the output of the comparator. 4. The system of claim 1, wherein: the detect and reset circuit is for providing a run or hold set signal to the latch; the latch is for providing a run or hold select signal to the driver; and the driver is for providing a run or hold drive signal to the actuator. 5. The system of claim 4, wherein: a run or hold set signal results in a run or hold select signal, respectively; a run or hold select signal results in a run or hold drive signal, respectively; the run drive signal opens the actuator; and the hold signal holds the actuator in its position. 6. The system of claim 5, wherein: the actuator is a motor; the drive signal is a pulse width modulated (PWM) signal; the PWM signal having a duty cycle greater than about forty percent is a drive signal; and the PWM signal having a duty cycle less than about forty percent is a hold signal. 7. A method for recovery after a power disruption of a system for controlling an actuator, comprising: providing a system for controlling an actuator; detecting a loss of power from the system; resetting a latch into a drive mode for driving an actuator to an open position before energy in the system dissipates below a predetermined level; detecting a return of power to the system; delaying putting the latch into a hold mode for a predetermined period of time after the return of power to the system; and driving the actuator to the open position during the predetermined period of time while the latch is in the drive mode. 8. The method of claim 7, wherein: detecting a loss of power from the system may be accomplished with a comparator having a non-inverting input connected to a system power input terminal, and an inverting input connected to a system power supply circuit output terminal, with a voltage level at the non-inverting input going below the voltage level at the inverting input, resulting in a low output from the comparator; and the low output from the comparator causes the latch to reset into the drive mode. 9. The method of claim 8, wherein: detecting a return of power may be accomplished with a voltage level at the non-inverting input going above the voltage level at the inverting input, resulting in a high output from the comparator; the high output from the comparator does not cause but permits the latch to go into a hold mode; a capacitor upon being charged through a resistor connected to a system power supply circuit output terminal, causes the latch to go from the drive mode into the hold mode after the predetermined period of time has passed; the predetermined period of time is proportionally determined by a time constant of the resistor and the capacitor. 10. The method of claim 9, wherein: the drive mode is for driving the actuator to an open position; and the hold mode is for holding the actuator at its position. 11. The method of claim 7, wherein a period of time between a moment of the detecting a loss of power from the system and a moment of detecting a return of power to the system ranges from about one millisecond to greater than five minutes. 12. A system for recovery after power disruption, comprising: an actuator having a run mode; a driver connected to the actuator; a latch connected to the driver; a voltage change detect and reset circuit connected to the latch; and wherein upon a power loss from the system, the voltage change detect and reset circuit resets the latch to put the actuator into the run mode, before residual power in the system is gone. 13. The system of claim 12, wherein the voltage change detect and reset circuit, upon a detection of a power loss from the system, resets the latch to put the actuator in the run mode. 14. The system of claim 13, wherein, upon a power return to the system, the voltage change detect and reset circuit maintains the latch reset to retain the actuator in the run mode. 15. The system of claim 14, wherein, as the voltage of the power return increases, the voltage change detect and reset circuit disconnects from the system thereby allowing the latch to go into the hold mode when the actuator is at a fully open position. 16. The system of claim 15, wherein: the voltage change detect and reset circuit comprises: a voltage divider connected across a system power terminal and ground; a comparator having a first input connected to the voltage divider, having a second input connected to a voltage level and having an output; a resistor having a first end connected to an internal supply voltage; and a capacitor having a first end connected to a second end of the resistor and the output of the comparator, and a second end connected to ground; and the latch has an input connected to the first end of the capacitor, and an output for providing a run mode or a hold mode signal. 17. The system of claim 16, wherein: upon a power loss, a voltage level across the voltage divider decreases and at the first input to the comparator meets or goes below the voltage level at the second input of the comparator, a discharge of the capacitor occurs at the output of the comparator; and the resulting low voltage output of the comparator goes to the input of the latch having an output for providing a run mode signal. 18. The system of claim 17, wherein: upon a power return, the voltage level of the voltage divider increases at the first input of the comparator and exceeds the voltage level at the second input of the comparator, which results in an effective open at the output of the comparator; the voltage level at the output of the comparator increases as the capacitor charges up with current through the resistor having the first end connected to the internal supply voltage; when the voltage level at the output of the comparator is below a threshold level, the output of the latch provides a run mode signal; and as the voltage level at the output of the comparator reaches the threshold level after a period of time starting at the power return and ending when the actuator is at a fully open position. 19. The system of claim 18, wherein the period of time is determined at least partially by a time constant of the capacitor and the resistor.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.