$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Switch/network adapter port coupling a reconfigurable processing element to one or more microprocessors for use with interleaved memory controllers 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • G06F-003/00
출원번호 UP-0203983 (2005-08-15)
등록번호 US-7565461 (2009-07-29)
발명자 / 주소
  • Huppenthal, Jon M.
  • Seeman, Thomas R.
  • Burton, Lee A.
출원인 / 주소
  • SRC Computers, Inc.
대리인 / 주소
    Kubida, William J.
인용정보 피인용 횟수 : 5  인용 특허 : 44

초록

A switch/network adapter port ("SNAP®") in a dual in-line memory module ("DIMM") or Rambus® in-line memory module ("RIMM") format for clustered computers employing multi-adaptive processor ("MAP®", both trademarks of SRC Computers, Inc.) elements for use with interleaved memory controllers. Particu

대표청구항

What is claimed is: 1. A computer system comprising: at least one processor including memory mapped registers mapped into the address space of the at least one processor; a controller for coupling said at least one processor to a control block and a memory bus; a plurality of memory module slots co

이 특허에 인용된 특허 (44)

  1. Bischoff Gary (Saugerties NY) Milot Paul J. (Saugerties NY) Segre Marc (Rhinebeck NY) Spencer Jeffrey S. (Lake Katrine NY) Wilson Leslie R. (Clinton Corners NY), Bidirectional FIFO buffer for interfacing between two buses of a multitasking system.
  2. Fukutani Junichi,JPX ; Watanabe Yuichi,JPX, Card-type electronic device for adding a data communication function to an apparatus without hardware modification of the apparatus.
  3. North Gregory Allen ; Gephardt Douglas D. ; Barnette James D. ; Austin James D. ; Haban Scott Thomas ; David Thomas Saroshan ; Kircher Brian Christopher, Circuits, system, and methods for processing multiple data streams.
  4. Ikesue, Shinji, Common package.
  5. Robert Mays, Jr., Computer backplane employing free space optical interconnect.
  6. Casselman Steven M., Computer network of distributed virtual computers which are EAC reconfigurable in response to instruction to be executed.
  7. Casselman Steven M., Computer with programmable arrays which are reconfigurable in response to instructions to be executed.
  8. DeHon Andre ; Bolotski Michael ; Knight ; Jr. Thomas F., DPGA-coupled microprocessors.
  9. Seyyedy Mirmajid, Error correction chip for memory applications.
  10. Cloutier Jocelyn, FPGA-based processor.
  11. Whittaker Bruce Ernest ; Jeppesen ; III James Henry, Fast write initialization method and system for loading channel adapter microcode.
  12. Fu, Daniel; Amdahl, Carlton T.; Smith, III, Walstein Bennett, Fully connected cache coherent multiprocessing systems.
  13. Miller Steven C., High bandwidth PCI to packet switched router bridge having minimized memory latency.
  14. Che-yu Li ; Thomas L. Sly ; Weimin Shi, High density, high frequency memory chip modules having thermal management structures.
  15. Bauman, Mitchell A., High-performance modular memory system with crossbar connections.
  16. Fischer Michael A. (San Antonio TX), Input/output control technique utilizing multilevel memory structure for processor and I/O communication.
  17. Masayuki Take JP, Load adjustment board and data processing apparatus.
  18. Klingelhofer Marc E. (Redwood City CA), Loopback video preview for a computer display.
  19. Tetrick, Raymond S., Memory array organization.
  20. Dell Timothy J. ; Dramstad Kent A. ; Faucher Marc R. ; Hazelzet Bruce G., Memory card adapter insertable into a motherboard memory card socket comprising a memory card receiving socket having the same configuration as the motherboard memory card socket.
  21. Foster Joseph E., Memory controller and method for dynamic page management.
  22. Olarig Sompong P., Method and apparatus for detecting insertion and removal of a memory module using standard connectors.
  23. Helbig ; Sr. Walter A, Method and apparatus for enhancing computer system security.
  24. Burke, David, Method and apparatus for executing standard functions in a computer system using a field programmable gate array.
  25. Fandrich Mickey L. (Placerville CA) Durante Richard J. (Citrus Heights CA) Underwood Keith F. (Orangevale CA) Rozman Rodney R. (Placerville CA), Method and apparatus for execution of operations in a flash memory array.
  26. Fong Anthony S. (Southboro MA), Method and apparatus for floating point operations.
  27. Behrbaum Todd S. ; Horan Ronald T. ; Johnson ; Jr. Stephen R. ; Theisen John E., Method and system for allocating AGP/GART memory from the local AGP memory controller in a highly parallel system architecture (HPSA).
  28. Cooke Laurence H. ; Phillips Christopher E. ; Wong Dale, Method for compiling high level programming languages into an integrated processor with reconfigurable logic.
  29. Wallach Walter August ; Khalili Mehrdad ; Mahalingam Mallikarjunan ; Reed John M., Method for the hot add of a network adapter on a system including a statically loaded adapter driver.
  30. Huppenthal Jon M. ; Leskar Paul A., Multiprocessor computer architecture incorporating a plurality of memory algorithm processors in the memory subsystem.
  31. Grunewald Paul ; Stelter Wesley H. ; Ding Jiangang, PCI-compliant interrupt steering architecture.
  32. O\Sullivan Harry M. (Red Oak TX), Portable hybrid communication system and methods.
  33. Tan Charles M. C., Programmable gate array configuration memory which allows sharing with user memory.
  34. Lytle Craig S. (Mountain View CA) Faria Donald F. (San Jose CA), Programmable logic array integrated circuit incorporating a first-in first-out memory.
  35. Taylor Brad, Programmable logic device for real time video processing.
  36. Subram Narasimhan ; Curtis Allred ; Mark Stemm ; Hari Balakrishnan, Remote monitoring and control of equipment over computer networks using a single web interfacing chip.
  37. Shido Tatsuya (Kawasaki JPX) Kawamura Kaoru (Yokohama JPX) Umeda Masanobu (Yokohama JPX) Shibuya Toshiyuki (Inagi JPX) Miwatari Hideki (Yokohama JPX), SIMD system having logic units arranged in stages of tree structure and operation of stages controlled through respectiv.
  38. Archer David W. ; Bell D. Michael ; Moran Doug ; Pawlowski Steve, Scalable computer system.
  39. Sgro Joseph A. ; Stanton Paul C., Scalable multi-processor architecture for SIMD and MIMD operations.
  40. Scardamalia Theodore G. ; West Lynn Parker, Shared memory apparatus and method for multiprocessor systems.
  41. Dowling Eric M., Split embedded DRAM processor.
  42. Chiles, David C.; Bartlett, Roderick J., System and method for detecting and updating non-volatile memory on an electronic adapter board installed in a computing system.
  43. Balachandran, Shridharan, System and method for providing high-speed local telecommunications access.
  44. De Oliveira Kastrup Pereira, Bernardo; Bink, Adrianus J.; Hoogerbrugge, Jan, System for executing computer program using a configurable functional unit, included in a processor, for executing configurable instructions having an effect that are redefined at run-time.

이 특허를 인용한 특허 (5)

  1. Dalal, Parin Bhadrik; Belair, Stephen Paul, Offload processor modules for connection to system memory, and corresponding methods and systems.
  2. Dalal, Parin Bhadrik; Belair, Stephen Paul, Offload processor modules for connection to system memory, and corresponding methods and systems.
  3. Dalal, Parin Bhadrik, Offloading of computation for rack level servers and corresponding methods and systems.
  4. Tewalt, Timothy J., System and method for retaining DRAM data when reprogramming reconfigurable devices with DRAM memory controllers.
  5. Tewalt, Timothy J., System and method for retaining dram data when reprogramming reconfigurable devices with DRAM memory controllers incorporating a data maintenance block colocated with a memory module or subsystem.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로