Transistors, integrated circuits, systems, and processes of manufacture with improved work function modulation
원문보기
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
H01L-021/336
H01L-021/02
출원번호
UP-0248079
(2005-10-12)
등록번호
US-7611943
(2009-11-16)
발명자
/ 주소
Liu, Kaiping
출원인 / 주소
Texas Instruments Incorporated
대리인 / 주소
Brady, III, Wade J.
인용정보
피인용 횟수 :
12인용 특허 :
44
초록▼
A process (200) for making integrated circuits with a gate, uses a doped precursor (124, 126N and/or 126P) on barrier material (118) on gate dielectric (116). The process (200) involves totally consuming (271) the doped precursor (124, 126N and/or 126P) thereby driving dopants (126N and/or 126P) fro
A process (200) for making integrated circuits with a gate, uses a doped precursor (124, 126N and/or 126P) on barrier material (118) on gate dielectric (116). The process (200) involves totally consuming (271) the doped precursor (124, 126N and/or 126P) thereby driving dopants (126N and/or 126P) from the doped precursor (124) into the barrier material (118). An integrated circuit has a gate dielectric (116), a doped metallic barrier material (118, 126N and/or 126P) on the gate dielectric (116), and metal silicide (180) on the metallic barrier material (118). Other integrated circuits, transistors, systems and processes of manufacture are disclosed.
대표청구항▼
What is claimed is: 1. A process for making an integrated circuit comprising a PMOS transistor with a gate and an NMOS transistor with a gate, the process comprising: forming a gate dielectric relative to a semiconductor region; forming a first metal layer adjacent the gate dielectric, wherein the
What is claimed is: 1. A process for making an integrated circuit comprising a PMOS transistor with a gate and an NMOS transistor with a gate, the process comprising: forming a gate dielectric relative to a semiconductor region; forming a first metal layer adjacent the gate dielectric, wherein the first metal layer has a first work function; forming a precursor layer comprising silicon adjacent the first metal layer; doping the precursor layer with a first dopant in a first area corresponding to the NMOS transistor; doping the precursor layer with a second dopant, different than the first dopant, in a second area corresponding to the PMOS transistor; forming a second metal layer in a fixed position relative to the doped precursor layer; and after the doping steps, forming a silicide by siliciding the second metal layer with the doped precursor layer to totally consume the doped precursor layer and drive dopants from the doped precursor layer into and to be retained in the first metal layer; wherein in response to the siliciding step: the first metal layer comprises a substantial barrier to the silicide while accepting in a first portion of the first metal layer the first dopant and accepting in a second portion of the first metal layer the second dopant; the first portion develops a second work function, differing from the first work function; and the second portion develops a third work function, differing from the first work function; and the third work function differs from the second work function. 2. The process of claim 1 wherein, in response to the siliciding step, the siliciding increases dopant concentration in the first metal layer relative to dopant concentration in the precursor layer. 3. The process of claim 1 wherein the first dopant comprises n-dopants and wherein the second dopant comprises p-dopants. 4. The process of claim 3 further comprising etching the precursor layer and first metal layer thereby to produce gate stacks after the doping steps and before driving the dopants. 5. The process of claim 1 further comprising etching to define a stack including a portion of the precursor layer atop the stack, the etching being prior to the siliciding. 6. The process of claim 1 further comprising: depositing metallic material atop the doped precursor; etching to define a stack including said metallic material atop the stack, the etching being prior to the siliciding. 7. The process of claim 1 further comprising subsequently etching after the siliciding, the etching thereby defining a gate stack including silicide on the first metal layer. 8. The process of claim 1 wherein the semiconductor region comprises an initially unactivated doped substrate beneath the gate dielectric, the substrate having channel and source/drain areas, wherein the siliciding is performed at a temperature that simultaneously activates dopants added to the source/drain areas in the substrate. 9. The process of claim 1 for use with a substrate having a channel, the process further comprising non-uniformly doping the channel. 10. The process of claim 1 for use with a substrate having a channel, for making integrated circuits having long-channel transistors and short-channel transistors, the process further comprising using a pocket dose implant that is established in the channel beneath and around the gate to create non-uniform doping in the channel for short channel transistor, and Vt adjust implant for substantially uniform channel doping concentration across the gate length for long channel transistor. 11. The process of claim 1 for making integrated circuits that have a substrate beneath the gate dielectric, the process further comprising establishing an initial doped well in the substrate prior to the driving step, and forming source/drains thereby defining a channel therebetween, the channel retaining the doping characteristics of the initial doped well throughout the process substantially unchanged. 12. The process of claim 1 wherein the first metal layer is selected from the group consisting of metal nitride, metal carbide, and metal boride. 13. The process of claim 12 wherein the first metal layer is selected from the group consisting of titanium nitride and tantalum nitride. 14. The process of claim 1 wherein said siliciding utilizes precursor with a metallic material selected from the group consisting of nickel (Ni), cobalt (Co), platinum (Pt), tantalum (Ta), and any alloy of at least two of the foregoing. 15. The process of claim 1 wherein the first metal layer is selected from the group consisting of metal nitride, metal carbide, or metal boride and said consuming utilizes precursor consumed with a metallic material selected from the group consisting of nickel (Ni), cobalt (Co), platinum (Pt), tantalum (Ta), and any alloy of at least two of the foregoing. 16. The process of claim 1 wherein the consumed precursor is substantially composed of a nickel silicide, and the barrier material is substantially composed of titanium nitride. 17. The process of claim 1 wherein further in response to the siliciding step the third work function is driven in an opposite directions relative to the second work function.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (44)
Bertrand, Jacques J.; Woo, Christy Mei-Chu; Ngo, Minh Van; Kluth, George J., Cobalt barrier for nickel silicidation of a gate electrode.
Buchanan, Douglas A.; Callegari, Alessandro C.; Gribelyuk, Michael A.; Jamison, Paul C.; Neumayer, Deborah Ann, High mobility FETS using A1203 as a gate oxide.
Tigelaar Howard L. (Allen TX) Haken Roger A. (Dallas TX) Holloway Thomas C. (Dallas TX) Groover ; III Robert (Dallas TX), Integrated circuit process with TiN-gate transistor.
Ravindhran K. S. (San Antonio TX) Han Yu P. (Dallas TX) Jhota Ravi (San Antonio TX) Parmantie Walter D. (San Antonio TX), MOSFET with gate-penetrating halo implant.
Assaderaghi Fariborz ; Bertin Claude L. ; Gambino Jeffrey P. ; Hsu Louis Lu-Chen ; Mandelman Jack Allan, Method of making low voltage active body semiconductor device.
Liu, Kaiping, Method to fabricate optimal HDD with dual diffusion process to optimize transistor drive current junction capacitance, tunneling current and channel dopant loss.
Bu,Haowen; Lu,Jiong Ping; Yu,Shaofeng; Jiang,Ping; Montgomery,Clint, Semiconductor device having a fully silicided gate electrode and method of manufacture therefor.
Isik C. Kizilyalli ; Ranbir Singh ; Lori Stirling, Semiconductor device having a metal gate with a work function compatible with a semiconductor device.
Gardner Mark I. ; Fulford H. Jim ; May Charles E. ; Hause Fred ; Kwong Dim-Lee, Semiconductor device having metal gate electrode and titanium or tantalum nitride gate dielectric barrier layer and process of fabrication thereof.
Doczy,Mark; Baxter,Nathan; Chau,Robert S.; Harkonen,Kari; Lang,Teemu, Transition metal alloys for use as a gate electrode and devices incorporating these alloys.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.