$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Transistors, integrated circuits, systems, and processes of manufacture with improved work function modulation 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • H01L-021/336
  • H01L-021/02
출원번호 UP-0248079 (2005-10-12)
등록번호 US-7611943 (2009-11-16)
발명자 / 주소
  • Liu, Kaiping
출원인 / 주소
  • Texas Instruments Incorporated
대리인 / 주소
    Brady, III, Wade J.
인용정보 피인용 횟수 : 12  인용 특허 : 44

초록

A process (200) for making integrated circuits with a gate, uses a doped precursor (124, 126N and/or 126P) on barrier material (118) on gate dielectric (116). The process (200) involves totally consuming (271) the doped precursor (124, 126N and/or 126P) thereby driving dopants (126N and/or 126P) fro

대표청구항

What is claimed is: 1. A process for making an integrated circuit comprising a PMOS transistor with a gate and an NMOS transistor with a gate, the process comprising: forming a gate dielectric relative to a semiconductor region; forming a first metal layer adjacent the gate dielectric, wherein the

이 특허에 인용된 특허 (44)

  1. Bertrand, Jacques J.; Woo, Christy Mei-Chu; Ngo, Minh Van; Kluth, George J., Cobalt barrier for nickel silicidation of a gate electrode.
  2. Liang,Chunlin; Bai,Gang, Complementary metal gate electrode technology.
  3. Gang Bai ; Chunlin Liang, Complementary metal gates and a process for implementation.
  4. Bindell ; Jeffrey Bruce ; Labuda ; Edward Franklin ; Moller ; William Michael, Fabrication of semiconductive devices.
  5. Fried, David M.; Nowak, Edward J.; Rainey, Beth A; Sadana, Devendra K., Fin FET devices from bulk semiconductor and method for forming.
  6. Dokumaci, Omer; Doris, Bruce B.; Gluschenkov, Oleg; Mandelman, Jack A.; Radens, Carl, Gate structure with independently tailored vertical doping profile.
  7. Buchanan, Douglas A.; Callegari, Alessandro C.; Gribelyuk, Michael A.; Jamison, Paul C.; Neumayer, Deborah Ann, High mobility FETS using A1203 as a gate oxide.
  8. Tigelaar Howard L. (Allen TX) Haken Roger A. (Dallas TX) Holloway Thomas C. (Dallas TX) Groover ; III Robert (Dallas TX), Integrated circuit process with TiN-gate transistor.
  9. Barnak,John P.; Chau,Robert S.; Liang,Chunlin, MOSFET gate electrodes having performance tuned work functions and methods of making same.
  10. Ravindhran K. S. (San Antonio TX) Han Yu P. (Dallas TX) Jhota Ravi (San Antonio TX) Parmantie Walter D. (San Antonio TX), MOSFET with gate-penetrating halo implant.
  11. Visokay, Mark; Colombo, Luigi; Chambers, James J., Metal gate MOS transistors and methods for making the same.
  12. Powell, Don Carl, Metal gate electrode stack with a passivating metal nitride layer.
  13. Lindert,Nick; Brask,Justin K.; Westmeyer,Andrew, Metal gate transistors with epitaxial source and drain regions.
  14. McDavid James M. (Dallas TX), Metal gate, interconnect and contact system for VLSI devices.
  15. Xiang, Qi; Besser, Paul R.; Buynoski, Matthew; Foster, John C.; King, Paul L.; Paton, Eric N., Metal silicide gate transistors.
  16. Chau, Robert; Doczy, Mark; Doyle, Brian; Kavalieros, Jack, Metal-gate electrode for CMOS transistor applications.
  17. Hsu, Kirk; Lin, Yuang-Chang; Lin, Wen-Jeng, Method for forming a gate with metal silicide.
  18. Liang Chunlin ; Bai Gang, Method for making a complementary metal gate electrode technology.
  19. Liang Chunlin ; Bai Gang, Method for making a complementary metal gate electrode technology.
  20. Zheng, Jun-Fei; Liang, Chunlin, Method of making integrated circuit with MOSFETs having bi-layer metal gate electrodes.
  21. Assaderaghi Fariborz ; Bertin Claude L. ; Gambino Jeffrey P. ; Hsu Louis Lu-Chen ; Mandelman Jack Allan, Method of making low voltage active body semiconductor device.
  22. Liu, Kaiping, Method to fabricate optimal HDD with dual diffusion process to optimize transistor drive current junction capacitance, tunneling current and channel dopant loss.
  23. Barnak, John; Borla, Collin; Doczy, Mark; Kuhn, Markus; Jensen, Jacob M., Methods of forming a multilayer stack alloy for work function engineering.
  24. Doczy,Mark L.; Brask,Justin K.; Kavalieros,Jack; Barns,Chris; Metz,Matthew V.; Datta,Suman; Chau,Robert S., Multilayer metal gate electrode.
  25. Bertrand, Jacques; Ngo, Minh Van, Nickel silicide process using starved silicon diffusion barrier.
  26. Brask,Justin K.; Doyle,Brian S.; Doczy,Mark L.; Chau,Robert S., Nonplanar transistors with metal gate electrodes.
  27. Nayak Deepak K. ; Hao Ming-Yin, Preventing boron penetration through thin gate oxide of P-channel devices by doping polygate with silicon.
  28. Colombo,Luigi; Chambers,James J; Visokay,Mark R, Refractory metal-based electrodes for work function setting in semiconductor devices.
  29. Xiang Qi ; Pramanick Shekhar ; Lin Ming-Ren, Self-aligned silicide gate technology for advanced submicron MOS devices.
  30. Yoshitaka Tsunashima JP; Kyoichi Suguro JP; Atsushi Murakoshi JP; Kouji Matsuo JP; Toshihiko Iinuma JP, Semiconductor device and method of manufacturing the same.
  31. Bu,Haowen; Lu,Jiong Ping; Yu,Shaofeng; Jiang,Ping; Montgomery,Clint, Semiconductor device having a fully silicided gate electrode and method of manufacture therefor.
  32. Isik C. Kizilyalli ; Ranbir Singh ; Lori Stirling, Semiconductor device having a metal gate with a work function compatible with a semiconductor device.
  33. Gardner Mark I. ; Fulford H. Jim ; May Charles E. ; Hause Fred ; Kwong Dim-Lee, Semiconductor device having metal gate electrode and titanium or tantalum nitride gate dielectric barrier layer and process of fabrication thereof.
  34. Li, Weimin, Semiconductor structure including metal nitride and metal silicide layers over active area and gate stack.
  35. Yu, Bin, Semiconductor-on-insulator circuit with multiple work functions.
  36. Huang Richard J., Stacked gate structure for flash memory application.
  37. Jain, Amitabh; Liu, Kaiping; Wu, Zhiqiang, System for reducing segregation and diffusion of halo implants into highly doped regions.
  38. Frederick N. Hause ; Mark I. Gardner ; Charles E. May, Transistor having enhanced metal silicide and a self-aligned gate electrode.
  39. Mehrotra, Manoj; Liu, Kaiping, Transistor with bottomwall/sidewall junction capacitance reduction region and method.
  40. Rodder Mark S., Transistors with substitutionally formed gate structures and method.
  41. Doczy,Mark; Baxter,Nathan; Chau,Robert S.; Harkonen,Kari; Lang,Teemu, Transition metal alloys for use as a gate electrode and devices incorporating these alloys.
  42. Chau, Robert S.; Doyle, Brian S.; Kavalieros, Jack; Barlage, Douglas; Datta, Suman; Hareland, Scott A., Tri-gate devices and methods of fabrication.
  43. Jacques J. Bertrand ; Christy Mei-Chu Woo ; Minh Van Ngo ; George Kluth, Tungsten silicide barrier for nickel silicidation of a gate electrode.
  44. Jun-Fei Zheng ; Brian Doyle ; Gang Bai ; Chunlin Liang, Work function tuning for MOSFET gate electrodes.

이 특허를 인용한 특허 (12)

  1. Tsai, Fang Wen; Yeh, Matt; Wang, Ming-Jun; Lin, Shun Wu; Chen, Chi-Chun; Wei, Zin-Chang; Chern, Chyi-Shyuan, High selectivity etching process for metal gate N/P patterning.
  2. Tsai, Fang Wen; Huang, Jim Cy; Lin, Shun Wu; Chen, Li-Shiun; Hsu, Kuang-Yuan, Method for metal gate N/P patterning.
  3. Adusumilli, Praneet; Jagannathan, Hemanth; Lavoie, Christian; Sweet, Jean L., Method to reduce variability in contact resistance.
  4. Adusumilli, Praneet; Jagannathan, Hemanth; Lavoie, Christian; Sweet, Jean L., Method to reduce variability in contact resistance.
  5. Ando, Takashi; Dasgupta, Aritra; Kwon, Unoh; Polvino, Sean M., Multi-layer work function metal replacement gate.
  6. Ando, Takashi; Dasgupta, Aritra; Kwon, Unoh; Polvino, Sean M., Multi-layer work function metal replacement gate.
  7. Park, Sangjine; Yoon, Boun; Han, Jeongnam, Semiconductor devices and methods for manufacturing the same.
  8. Liaw, Jhon Jhy, Structure and method for a SRAM circuit.
  9. Liaw, Jhon-Jhy, Structure and method for a SRAM circuit.
  10. Shalev, Gil; Doron, Amihood; Cohen, Ariel, Virtual semiconductor nanowire, and methods of using same.
  11. Shalev, Gil; Doron, Amihood; Cohen, Ariel, Virtual semiconductor nanowire, and methods of using same.
  12. Shalev, Gil; Doron, Amihood; Cohen, Ariel, Virtual semiconductor nanowire, and methods of using same.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로