Barrier layer configurations and methods for processing microelectronic topographies having barrier layers
원문보기
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
H01L-023/52
H01L-023/48
H01L-029/40
출원번호
UP-0199621
(2005-08-09)
등록번호
US-7714441
(2010-06-03)
발명자
/ 주소
Ivanov, Igor C.
출원인 / 주소
Lam Research
대리인 / 주소
Lettang, Mollie E.
인용정보
피인용 횟수 :
3인용 특허 :
19
초록▼
A microelectronic topography includes a dielectric layer (DL) with a surface higher than an adjacent bulk metal feature (BMF) and further includes a barrier layer (BL) upon the BMF and extending higher than the DL. Another microelectronic topography includes a BL with a metal-oxide layer having a me
A microelectronic topography includes a dielectric layer (DL) with a surface higher than an adjacent bulk metal feature (BMF) and further includes a barrier layer (BL) upon the BMF and extending higher than the DL. Another microelectronic topography includes a BL with a metal-oxide layer having a metal element concentration which is disproportionate relative to concentrations of the element within metal alloy layers on either side of the metal-oxide layer. A method includes forming a BL upon a BMF such that portions of a first DL adjacent to the BMF are exposed, selectively depositing a second DL upon the BL, cleaning the topography thereafter, and blanket depositing a third DL upon the cleaned topography. Another method includes polishing a microelectronic topography such that a metallization layer is coplanar with a DL and further includes spraying a deionized water based fluid upon the polished topography to remove debris from the DL.
대표청구항▼
What is claimed is: 1. A microelectronic topography, comprising: a bulk metal feature comprising a first metal element; and a barrier layer formed in contact with the bulk metal feature, wherein the barrier layer comprises: a plurality of metal alloy layers each comprising a metal constituent major
What is claimed is: 1. A microelectronic topography, comprising: a bulk metal feature comprising a first metal element; and a barrier layer formed in contact with the bulk metal feature, wherein the barrier layer comprises: a plurality of metal alloy layers each comprising a metal constituent majority different than the bulk metal feature; a metal-oxide compound layer interposed between two of the plurality of metal alloy layers, wherein the metal-oxide compound layer comprises a disproportionate concentration of the first metal element relative to concentrations of the first metal element within the plurality of metal alloy layers; and one or more other metal-oxide compound layers interposed between different metal layers of the plurality of metal layers. 2. The microelectronic topography of claim 1, wherein the barrier layer is arranged above the bulk metal feature, and wherein the metal-oxide compound layer comprises a higher concentration of the first metal element than an underlying metal alloy layer of the plurality of metal alloy layers. 3. The microelectronic topography of claim 1, wherein the barrier layer is arranged below the bulk metal feature, and wherein the metal-oxide compound layer comprises a higher concentration of the first metal element than an overlying metal alloy layer of the plurality of metal alloy layers. 4. The microelectronic topography of claim 1, wherein at least two of the plurality of metal alloy layers comprise the same metal constituent majority. 5. The microelectronic topography of claim 1, wherein at least two of the plurality of metal alloy layers comprise different metal constituent majority. 6. The microelectronic topography of claim 1, wherein the metal-oxide compound layer comprises a first metal-oxide compound selected from a group consisting of cobalt-oxide, nickel-oxide, and iron-oxide. 7. The microelectronic topography of claim 1, wherein the metal-oxide compound layer comprises a first metal-oxide compound selected from a group consisting of molybdenum-oxide and tungsten-oxide. 8. The microelectronic topography of claim 1, wherein the first metal element is copper. 9. The microelectronic topography of claim 1, wherein the metal oxide compound layer comprises a thickness between approximately 0.5 nm and approximately 2.0 nm. 10. The microelectronic topography of claim 1, wherein the metal oxide compound layer is a contiguous layer comprising a single type of metal-oxide compound. 11. The microelectronic topography of claim 1, wherein the metal oxide compound layer comprises a plurality of layers, wherein at least two of the plurality of layers comprise different types of metal oxide compounds relative to each other. 12. The microelectronic topography of claim 1, wherein the plurality of metal alloy layers comprise the same elements. 13. The microelectronic topography of claim 1, wherein at least two of the plurality of metal alloy layers comprise different elements relative to each other. 14. The microelectronic topography of claim 1, wherein the metal constituent majority of at least one of the plurality of metal alloy layers is cobalt. 15. The microelectronic topography of claim 14, wherein the plurality of metal alloy layers further comprise one or more materials selected from the group consisting of phosphorus, boron, tungsten, chromium, molybdenum, and nickel. 16. The microelectronic topography of claim 1, wherein at least one of the plurality of metal alloy layers consists essentially of a material selected from the group consisting of palladium, rhodium, and ruthenium. 17. The microelectronic topography of claim 1, further comprising a dielectric layer, wherein the barrier layer lines a trench within the dielectric layer, and wherein the bulk metal feature is arranged within a majority portion of the trench and in contact with and above the barrier layer. 18. The microelectronic topography of claim 17, further comprising a cap layer arranged above and in contact with the bulk metal feature, wherein the cap layer comprises: a plurality of metal alloy layers each comprising a metal constituent majority different than the bulk metal feature; and a metal-oxide compound layer interposed between two of the plurality of metal alloy layers. 19. The microelectronic topography of claim 1, wherein the bulk metal feature is an interconnect. 20. The microelectronic topography of claim 1, wherein the bulk metal feature is a contact or a via. 21. A microelectronic topography, comprising: a bulk metal feature comprising a first metal element; and a barrier layer formed in contact with the bulk metal feature, wherein the barrier layer comprises: a plurality of metal alloy layers each comprising a metal constituent majority different than the bulk metal feature, wherein the metal constituent majority of at least one of the plurality of metal alloy layers is cobalt; and multiple metal-oxide compound layers respectively interposed between different metal layers of the plurality of metal alloy layers. 22. The microelectronic topography of claim 21, wherein the metal-oxide compound layer comprises a first metal-oxide compound selected from a group consisting of cobalt-oxide, nickel-oxide, and iron-oxide. 23. The microelectronic topography of claim 21, wherein the metal-oxide compound layer comprises a first metal-oxide compound selected from a group consisting of molybdenum-oxide and tungsten-oxide. 24. The microelectronic topography of claim 21, wherein the metal-oxide compound layer comprises a disproportionate concentration of the first metal element relative to concentrations of the first metal element within the plurality of metal alloy layers. 25. A microelectronic topography, comprising: a dielectric layer; a barrier layer lining a trench within the dielectric layer, wherein the barrier layer comprises: a first set of metal alloy layers; and a first metal-oxide compound layer interposed between two layers of the first set of metal alloy layers; a bulk metal feature arranged within a majority portion of the trench and in contact with and above the barrier layer, wherein the bulk metal feature comprises a metal constituent majority of a first metal element different than the first set of metal alloy layers; and a cap layer arranged above and in contact with the bulk metal feature, wherein the cap layer comprises: a second set of metal alloy layers each comprising a metal constituent majority different than the bulk metal feature; and a second metal-oxide compound layer interposed between two layers of the second set of metal alloy layers. 26. The microelectronic topography of claim 25, wherein the first metal-oxide compound layer comprises a higher concentration of the first metal element than an overlying metal alloy layer of the first set of metal alloy layers. 27. The microelectronic topography of claim 25, wherein the first metal-oxide compound layer comprises a disproportionate concentration of the first metal element relative to concentrations of the first metal element within the first set of metal alloy layers. 28. The microelectronic topography of claim 25, wherein the metal constituent majority of at least one of the first set of metal alloy layers is cobalt.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (19)
Ivanov, Igor; Zhang, Jonathan Weiguo; Kolics, Artur, Apparatus and method for electroless deposition of materials on semiconductor substrates.
Fukuzumi, Yoshiaki; Kohyama, Yusuke, Capacitor having a structure capable of restraining deterioration of dielectric film, semiconductor device having the capacitor and method of manufacturing the same.
Graff, Gordon L.; Gross, Mark E.; Affinito, John D.; Shi, Ming-Kun; Hall, Michael G.; Mast, Eric S.; Walty, Robert; Rutherford, Nicole; Burrows, Paul E.; Martin, Peter M., Environmental barrier material for organic light emitting device and method of making.
Ting Chiu H. ; Holtkamp William H. ; Ko Wen C. ; Lowery Kenneth J. ; Cho Peter, Process chamber and method for depositing and/or removing material on a substrate.
van Schravendijk,Bart; Mountsier,Thomas W; Sanganeria,Mahesh K; Alers,Glenn B; Shaviv,Roey, Protection of Cu damascene interconnects by formation of a self-aligned buffer layer.
Dubin Valery M. (Cupertino CA) Schacham-Diamand Yosi (Ithaca NY) Zhao Bin (Irvine CA) Vasudev Prahalad K. (Austin TX) Ting Chiu H. (Saratoga CA), Use of cobalt tungsten phosphide as a barrier material for copper metallization.
Ivanov, Igor C., Systems and methods affecting profiles of solutions dispensed across microelectronic topographies during electroless plating processes.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.