IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
UP-0530292
(2006-09-08)
|
등록번호 |
US-7719811
(2010-06-10)
|
발명자
/ 주소 |
- Brombach, Ronald
- Wojcik, Karl
- Weinfurther, Jim
- Tian, Brian
|
출원인 / 주소 |
|
대리인 / 주소 |
|
인용정보 |
피인용 횟수 :
2 인용 특허 :
8 |
초록
▼
A FET monitoring and protecting system (10) that includes a FET switch device (20). The FET switch device (20) includes a FET (22), a logic device (57), and a feedback status output (26). The logic device (57) is electrically coupled to the FET (22) and generates a feedback status signal. A counter
A FET monitoring and protecting system (10) that includes a FET switch device (20). The FET switch device (20) includes a FET (22), a logic device (57), and a feedback status output (26). The logic device (57) is electrically coupled to the FET (22) and generates a feedback status signal. A counter (60) is incremented in response to an actual short circuit condition of the FET switch device (20). A controller (18) is electrically coupled to the feedback status output (26). The controller (18) permits the activation of the FET (22) in response to the feedback status signal and a value of the counter (60).
대표청구항
▼
What is claimed is: 1. A system for monitoring and protecting a field-effect transistor (FET), said system comprising: a FET switch device including a FET having a plurality of terminals, a logic device coupled to at least one of said terminals of said FET and operable to generate a feedback status
What is claimed is: 1. A system for monitoring and protecting a field-effect transistor (FET), said system comprising: a FET switch device including a FET having a plurality of terminals, a logic device coupled to at least one of said terminals of said FET and operable to generate a feedback status signal associated with the operational condition of said FET, and a feedback status output associated with said logic device and adapted for communicating said feedback status signal; a counter operable to keep a first updatable count that is incremented only in response to an actual short-circuit condition experienced by said FET, a second updatable count that is incremented only in response to a false short-circuit detection and at least a third updatable count that is incremented only in response to a fault detection; a controller with memory coupled to said feedback status output of said FET switch device and also said counter; and a diagnostic testing control module for being coupled to said controller with memory; said controller is operable to monitor both said feedback status signal and the first, second, or third count of said counter and selectively permit activation of said FET according to said feedback status signal and said first, second, or third count of said counter; and said diagnostic testing control module is operable to obtain short-circuit count information from said controller with memory. 2. A system as set forth in claim 1, wherein said feedback status signal includes at least one type of signal selected from the group consisting of a temperature status signal, an over current status signal, a current sense status signal, and a voltage status signal. 3. A system as set forth in claim 1, wherein said feedback status signal is associated with the operational condition of at least one of a gate terminal of said FET, a drain terminal of said FET, and a source terminal of said FET. 4. A system as set forth in claim 1, wherein said FET switch device is a single integrated solid-state circuit. 5. A system as set forth in claim 1, wherein said counter is included with said controller. 6. A system as set forth in claim 1, wherein said controller is operable to prevent activation of said FET when said first or third count of said counter is equal to a predetermined number. 7. A system as set forth in claim 1, wherein said controller is operable to prevent activation of said FET when said first or third count of said counter is equal to one of a plurality of predetermined numbers. 8. A system as set forth in claim 1, wherein said controller is operable to permanently prevent activation of said FET when said first or third count of said counter is equal to a maximum short circuit activation number. 9. A system as set forth in claim 1, wherein said count of said counter is incremented in response to said actual short-circuit condition also being a user-initiated action. 10. A system as set forth in claim 1, wherein said count of said counter is not incremented in response to a false short-circuit condition. 11. A system as set forth in claim 1, wherein first, second or third said count of said counter is not incremented in response to a repeated vehicle system initiated action. 12. A system as set forth in claim 1, wherein said controller is operable to increment said first, second or third count of said counter in response to said feedback status signal. 13. A system as set forth in claim 1, wherein said system further comprises a status signal sampler that is operable to generate an average status signal in response to received samples of said feedback status signal, and said controller is operable to prevent activation of said FET in response to said average status signal. 14. A system as set forth in claim 13, wherein said system further comprises an in-rush delay device, and said status signal sampler is operable to generate said average status signal after a predetermined delay set by said in-rush delay device. 15. A system as set forth in claim 13, wherein said status signal sampler is operable to increase said average status signal when a short-circuit equivalent condition exists and alternatively decrease said average status signal when a short- circuit equivalent condition does not exist. 16. A system for monitoring and protecting electronics onboard a vehicle, said system comprising: (a) an electrically activatable vehicle load; (b) an electronic control unit (ECU) comprising: (i) a FET switch device including a FET having a plurality of terminals, a logic device coupled to at least one of said terminals of said FET and operable to generate a feedback status signal associated with the operational condition of said FET, a load output associated with at least one of said terminals of said FET and coupled to said vehicle load, and a feedback status output associated with said logic device and adapted for communicating said feedback status signal; (ii) a counter operable to keep a first updatable count that is incremented only in response to an actual short-circuit condition experienced by said FET, a second updatable count that is incremented only in response to a false short circuit condition experienced by said FET, and at least a third updatable count that is incremented only in response to a fault detection condition experienced by said FET; and (iii) a controller with memory coupled to said feedback status output of said FET switch device and also said counter; and (c) a diagnostic testing control module for being coupled to said controller with memory; wherein said controller is operable to monitor both said feedback status signal and the first, second or third count of said counter and selectively permit activation of said FET according to said feedback status signal and said first, second or third count of said counter; and wherein said diagnostic testing control module is operable to obtain short-circuit count information from said controller with memory. 17. A system as set forth in claim 16, wherein said controller is operable to disable said ECU according to said feedback status signal and also said first, second or third count of said counter. 18. A method of monitoring and protecting a FET circuit, said method comprising the steps of: operating a logic device coupled to said FET circuit so as to generate a feedback status signal according to the operational state of a FET included in said FET circuit; operating a counter so as to count a first number of occurrences that said FET in said FET circuit experiences a short-circuit condition; operating the counter so as to count a second number of occurrences that said FET in said FET circuit experiences a false short-circuit condition; operating the counter so as to count at least a third number of occurrences that said FET in said FET circuit experiences a fault detection condition; operating a controller with memory so as to selectively permit activation of said FET according to said feedback status signal and said first, second and at least third number of occurrences as counted; and coupling a diagnostic testing control module to said controller with memory so as to obtain short-circuit count information from said controller with memory. 19. A method as set forth in claim 18, said method further comprising the steps of: operating said controller with memory so as to detect at least one actual short- circuit condition in response to said feedback status signal and said number of occurrences as counted; operating said controller with memory so as to set at least one diagnostic trouble code (DTC) in response to the detection; operating said controller with memory so as to disable said FET; curing each said at least one actual short-circuit condition; resetting said diagnostic trouble code with either said diagnostic testing control module or said controller with memory; and re-enabling said FET with either said diagnostic testing control module or said controller with memory. 20. A method as set forth in claim 19, said method further comprising the steps of: permitting the resetting of said diagnostic trouble code and the re-enabling of said FET until the counted number of occurrences equals a predetermined maximum short-circuit activation limit; and replacing said FET circuit that includes said FET when said counted number of occurrences equals said predetermined maximum short-circuit activation limit.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.