IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
UP-0417018
(2009-04-02)
|
등록번호 |
US-7746102
(2010-07-19)
|
발명자
/ 주소 |
- Young, Steven P.
- Gaide, Brian C.
|
출원인 / 주소 |
|
대리인 / 주소 |
|
인용정보 |
피인용 횟수 :
5 인용 특허 :
22 |
초록
▼
A bus-based logic block in a self-timed integrated circuit includes N first input multiplexers, N second input multiplexers, and N lookup tables, N being greater than one. The select inputs of all N first input multiplexers are coupled together, and the select inputs of all N second input multiplexe
A bus-based logic block in a self-timed integrated circuit includes N first input multiplexers, N second input multiplexers, and N lookup tables, N being greater than one. The select inputs of all N first input multiplexers are coupled together, and the select inputs of all N second input multiplexers are coupled together. A corresponding data input of each first input multiplexer is one bit of a first self-timed N-bit bus, and a corresponding data input of each second multiplexer is one bit of a second self-timed N-bit bus. Each lookup table has first and second inputs coupled to the outputs of the first and second input multiplexers. Corresponding control inputs of all N lookup tables are coupled together. Thus, all operations are performed on one or more N-bit self-timed busses, rather than on individual data signals.
대표청구항
▼
What is claimed is: 1. A bus-based logic block, comprising: N first input multiplexers each having a select input, a plurality of data inputs, and an output, wherein N is an integer greater than one, wherein the select inputs of all N first input multiplexers are coupled one to another; wherein a c
What is claimed is: 1. A bus-based logic block, comprising: N first input multiplexers each having a select input, a plurality of data inputs, and an output, wherein N is an integer greater than one, wherein the select inputs of all N first input multiplexers are coupled one to another; wherein a corresponding one of the data inputs of each of the N first input multiplexers comprises a corresponding bit of a first self-timed N-bit bus; N second input multiplexers each having a select input, a plurality of data inputs, and an output, wherein the select inputs of all N second input multiplexers are coupled one to another; wherein a corresponding one of the data inputs of each of the N second input multiplexers comprises a corresponding bit of a second self-timed N-bit bus; and N first lookup tables, each first lookup table having a first input coupled to the output of a corresponding one of the first input multiplexers, a second input coupled to the output of a corresponding one of the second input multiplexers, a plurality of control inputs, and an output, wherein corresponding control inputs of all N first lookup tables are coupled one to another. 2. The bus-based logic block of claim 1, wherein the logic block comprises a programmable logic block arrayed in a programmable integrated circuit. 3. The bus-based logic block of claim 1, further comprising: a first memory cell coupled to the select inputs of all N first input multiplexers; a second memory cell coupled to the select inputs of all N second input multiplexers; and a plurality of third memory cells coupled to the plurality of control inputs of all N first lookup tables, with each of the third memory cells being coupled to a same corresponding control input of each of the N first lookup tables. 4. The bus-based logic block of claim 1, further comprising: N first storage elements each coupled between the output of a corresponding first input multiplexer and the first input of a corresponding first lookup table; N second storage elements each coupled between the output of a corresponding second input multiplexer and the second input of a corresponding first lookup table; and N third storage elements each having a data input coupled to the output of a corresponding first lookup table, wherein: the N first storage elements are commonly controlled one with another; the N second storage elements are commonly controlled one with another; and the N third storage elements are commonly controlled one with another. 5. The bus-based logic block of claim 1, further comprising: an N×N-bit multiply block coupled between the output of the N second input multiplexers and the second input of the N first lookup tables, wherein: a first N-bit input of the multiply block is coupled to the output of the N second input multiplexers; a second N-bit input of the multiply block is coupled to an N-bit input of the logic block; and an N-bit output of the multiply block is coupled to the second inputs of the N first lookup tables, each bit of the N-bit output being coupled to the second input of a corresponding one of the N first lookup tables. 6. The bus-based logic block of claim 1, further comprising: N second lookup tables, each second lookup table having a first input coupled to the output of a corresponding one of the first lookup tables, a second input, a plurality of control inputs, and an output, wherein corresponding control inputs of all N second lookup tables are coupled one to another. 7. The bus-based logic block of claim 6, further comprising: a first memory cell coupled to the select inputs of all N first input multiplexers; a second memory cell coupled to the select inputs of all N second input multiplexers; a plurality of third memory cells coupled to the plurality of control inputs of all N first lookup tables, with each of the third memory cells being coupled to a same corresponding control input of each of the N first lookup tables; and a plurality of fourth memory cells coupled to the plurality of control inputs of all N second lookup tables, with each of the fourth memory cells being coupled to a same corresponding control input of each of the N second lookup tables. 8. The bus-based logic block of claim 6, wherein the outputs of the N second lookup tables comprise corresponding bits of a third self-timed N-bit bus, the third self-timed N-bit bus driving an N-bit output of the logic block. 9. An integrated circuit, comprising: an array of logic blocks; and an interconnect structure interconnecting the logic blocks, wherein each logic block comprises: N first input multiplexers each having a select input, a plurality of data inputs, and an output, wherein N is an integer greater than one, wherein the select inputs of all N first input multiplexers are coupled one to another; wherein a corresponding one of the data inputs of each of the N first input multiplexers comprises a corresponding bit of a first self-timed N-bit bus, the first self-timed N-bit bus being coupled to a first N-bit bus of the interconnect structure; N second input multiplexers each having a select input, a plurality of data inputs, and an output, wherein the select inputs of all N second input multiplexers are coupled one to another; wherein a corresponding one of the data inputs of each of the N second input multiplexers comprises a corresponding bit of a second self-timed N-bit bus, the second self-timed N-bit bus being coupled to a second N-bit bus of the interconnect structure; and N first lookup tables, each first lookup table having a first input coupled to the output of a corresponding one of the first input multiplexers, a second input coupled to the output of a corresponding one of the second input multiplexers, a plurality of control inputs, and an output, wherein corresponding control inputs of all N first lookup tables are coupled one to another. 10. The integrated circuit of claim 9, wherein the integrated circuit comprises a programmable integrated circuit. 11. The integrated circuit of claim 10, wherein the programmable integrated circuit comprises a programmable logic device (PLD). 12. The integrated circuit of claim 9, wherein the logic blocks in the array are all substantially similar. 13. The integrated circuit of claim 9, wherein each logic block further comprises: a first memory cell coupled to the select inputs of all N first input multiplexers; a second memory cell coupled to the select inputs of all N second input multiplexers; and a plurality of third memory cells coupled to the plurality of control inputs of all N first lookup tables, with each of the third memory cells being coupled to a same corresponding control input of each of the N first lookup tables. 14. The integrated circuit of claim 9, wherein each logic block further comprises: N first storage elements each coupled between the output of a corresponding first input multiplexer and the first input of a corresponding first lookup table; N second storage elements each coupled between the output of a corresponding second input multiplexer and the second input of a corresponding first lookup table; and N third storage elements each having a data input coupled to the output of a corresponding first lookup table, wherein: the N first storage elements are commonly controlled one with another; the N second storage elements are commonly controlled one with another; and the N third storage elements are commonly controlled, one with another. 15. The integrated circuit of claim 9, wherein each logic block further comprises: an N×N-bit multiply block coupled between the output of the N second input multiplexers and the second input of the N first lookup tables, wherein: a first N-bit input of the multiply block is coupled to the output of the N second input multiplexers; a second N-bit input of the multiply block is coupled to an N-bit input of the logic block; and an N-bit output of the multiply block is coupled to the second inputs of the N first lookup tables, each bit of the N-bit output being coupled to the second input of a corresponding one of the N first lookup tables. 16. The integrated circuit of claim 9, wherein each logic block further comprises: N second lookup tables, each second lookup table having a first input coupled to the output of a corresponding one of the first lookup tables, a second input, a plurality of control inputs, and an output, wherein corresponding control inputs of all N second lookup tables are coupled one to another. 17. The integrated circuit of claim 16, wherein each logic block further comprises: a first memory cell coupled to the select inputs of all N first input multiplexers; a second memory cell coupled to the select inputs of all N second input multiplexers; a plurality of third memory cells coupled to the plurality of control inputs of all N first lookup tables, with each of the third memory cells being coupled to a same corresponding control input of each of the N first lookup tables; and a plurality of fourth memory cells coupled to the plurality of control inputs of all N second lookup tables, with each of the fourth memory cells being coupled to a same corresponding control input of each of the N second lookup tables. 18. The integrated circuit of claim 16, wherein the outputs of the N second lookup tables comprise corresponding bits of a third self-timed N-bit bus, the third self-timed N-bit bus being coupled to a third N-bit bus of the interconnect structure. 19. A programmable integrated circuit, comprising: an array of programmable logic blocks; and an interconnect structure interconnecting the programmable logic blocks, wherein each programmable logic block comprises: N first input multiplexers each having a select input, a plurality of data inputs, and an output, wherein N is an integer greater than one, wherein the select inputs of all N first input multiplexers are coupled one to another; wherein a corresponding one of the data inputs of each of the N first input multiplexers comprises a corresponding bit of a first self-timed N-bit bus, the first self-timed N-bit bus being coupled to a first N-bit bus of the interconnect structure; N second input multiplexers each having a select input, a plurality of data inputs, and an output, wherein the select inputs of all N second input multiplexers are coupled one to another; wherein a corresponding one of the data inputs of each of the N second input multiplexers comprises a corresponding bit of a second self-timed N-bit bus, the second self-timed N-bit bus being coupled to a second N-bit bus of the interconnect structure; and N first lookup tables, each first lookup table having a first input coupled to the output of a corresponding one of the first input multiplexers, a second input coupled to the output of a corresponding one of the second input multiplexers, a plurality of control inputs, and an output, wherein corresponding control inputs of all N first lookup tables are coupled one to another. 20. The programmable integrated circuit of claim 19, wherein each programmable logic block further comprises: a first programmable memory cell coupled to the select inputs of all N first input multiplexers; a second programmable memory cell coupled to the select inputs of all N second input multiplexers; and a plurality of third programmable memory cells coupled to the plurality of control inputs of all N first lookup tables, each third programmable memory cell being coupled to a same corresponding control input of each of the N first lookup tables.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.