IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
UP-0417023
(2009-04-02)
|
등록번호 |
US-7746110
(2010-07-19)
|
발명자
/ 주소 |
- Gaide, Brian C.
- Young, Steven P.
|
출원인 / 주소 |
|
대리인 / 주소 |
|
인용정보 |
피인용 횟수 :
6 인용 특허 :
20 |
초록
▼
Circuits for fanning out data in a self-timed integrated circuit. An exemplary integrated circuit includes a plurality of interconnected logic blocks, each including a logic circuit and an output circuit. The output circuit has a first data input coupled to a first output of the logic circuit, a sec
Circuits for fanning out data in a self-timed integrated circuit. An exemplary integrated circuit includes a plurality of interconnected logic blocks, each including a logic circuit and an output circuit. The output circuit has a first data input coupled to a first output of the logic circuit, a second data input coupled to a second output of the logic circuit, and a data output coupled to a first output of the logic block. The data output reflects a value on the first data input. The output circuit is programmably coupled, in one of a plurality of operating modes, to provide an output token only when the first data input is accompanied by a first token indicating valid new data on the first data input. The output circuit is further programmably coupled to consume, when the output token is provided, both the first token and a second token accompanying the second data input.
대표청구항
▼
What is claimed is: 1. A programmable integrated circuit, comprising: a plurality of interconnected logic blocks, each of the logic blocks comprising: a logic circuit having first and second outputs; and an output circuit having a first data input coupled to the first output of the logic circuit, a
What is claimed is: 1. A programmable integrated circuit, comprising: a plurality of interconnected logic blocks, each of the logic blocks comprising: a logic circuit having first and second outputs; and an output circuit having a first data input coupled to the first output of the logic circuit, a second data input coupled to the second output of the logic circuit, and a data output coupled to a first output of the logic block, the data output reflecting a value on the first data input, wherein the output circuit is programmably coupled, in one of a plurality of operating modes of the output circuit, to provide an output token only when the first data input is accompanied by a first token indicating valid new data on the first data input; and wherein the output circuit is further programmably coupled, in the one of the operating modes, to consume, when the output token is provided, both the first token and a second token accompanying the second data input. 2. The programmable integrated circuit of claim 1, wherein each output circuit comprises a first multiplexer having a first input coupled to the first data input, a second input coupled to the second data input, a select input, and an output coupled to the first output of the logic block. 3. The programmable integrated circuit of claim 2, wherein each output circuit further comprises a second multiplexer having a first input coupled to the first data input, a second input coupled to the second data input, a select input, and a data output coupled to a second output of the logic block. 4. The programmable integrated circuit of claim 1, wherein the logic blocks are substantially similar one to another. 5. The programmable integrated circuit of claim 1, wherein the programmable integrated circuit comprises a programmable logic device (PLD). 6. The programmable integrated circuit of claim 1, wherein the first and second data inputs of the output circuit and the data output of the output circuit each comprise an N-bit data bus, N being an integer greater than one. 7. A programmable integrated circuit, comprising: a plurality of interconnected logic blocks, each of the logic blocks comprising: a logic circuit having first and second outputs; and an output circuit having a first data input coupled to the first output of the logic circuit, a second data input coupled to the second output of the logic circuit, and a data output coupled to a first output of the logic block, the data output reflecting a value on a selected one of the first and second data inputs, wherein the output circuit is programmably coupled, in one of a plurality of operating modes of the output circuit, to provide an output token only when the selected one of the first and second data inputs is accompanied by a first token indicating valid new data on the selected one of the first and second data inputs; and wherein the output circuit is further programmably coupled, in the one of the operating modes, to consume, when the output token is provided, both the first token and a second token accompanying an unselected one of the first and second data inputs. 8. The programmable integrated circuit of claim 7, wherein each output circuit comprises a first multiplexer having a first input coupled to the first data input, a second input coupled to the second data input, a select input, and an output coupled to the first output of the logic block. 9. The programmable integrated circuit of claim 8, wherein each output circuit further comprises a second multiplexer having a first input coupled to the first data input, a second input coupled to the second data input, a select input, and a data output coupled to a second output of the logic block. 10. The programmable integrated circuit of claim 7, wherein the logic blocks are substantially similar one to another. 11. The programmable integrated circuit of claim 7, wherein the programmable integrated circuit comprises a programmable logic device (PLD). 12. The programmable integrated circuit of claim 7, wherein the first and second data inputs of the output circuit and the data output of the output circuit each comprise an N-bit bus, N being an integer greater than one. 13. The integrated circuit of claim 7, wherein the output circuit is coupled to programmably designate the selected one of the first and second data inputs and the unselected one of the first and second data input. 14. A programmable integrated circuit, comprising: a plurality of interconnected logic blocks, each of the logic blocks comprising: a logic circuit having first and second outputs; means for programming the logic block to operate in one of a plurality of operating modes; and means, when operating in the one of the operating modes, for passing a value on the first output of the logic circuit as a data output to a first output of the logic block, for providing an output token only when the value on the first output of the logic circuit is accompanied by a first token indicating valid new data on the first output of the logic circuit, and for consuming both the first token and a second token on the second output of the logic circuit when the output token is provided. 15. The programmable integrated circuit of claim 14, wherein the means for passing, for providing, and for consuming comprises means for selecting one of the first and second outputs of the logic circuit as the first output of the logic block and another of the first and second outputs of the logic circuit as a second output of the logic block. 16. The programmable integrated circuit of claim 15, wherein the means for selecting comprises a first multiplexer having a first input coupled to the first output of the logic circuit, a second input coupled to the second output of the logic circuit, a select input, and an output coupled to the first output of the logic block. 17. The programmable integrated circuit of claim 16, wherein the means for selecting further comprises: a second multiplexer having a first input coupled to the first output of the logic circuit, a second input coupled to the second output of the logic circuit, a select input, and an output coupled to the second output of the logic block. 18. The programmable integrated circuit of claim 14, wherein the plurality of logic blocks comprises an array of the logic blocks, and the logic blocks are substantially similar one to another. 19. The programmable integrated circuit of claim 14, wherein the programmable integrated circuit comprises a programmable logic device (PLD). 20. The programmable integrated circuit of claim 14, wherein the first and second outputs of the logic circuit and the first output of the logic block each comprise an N-bit bus, N being an integer greater than one.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.